# Intel386™ EX Embedded Microprocessor ### **Datasheet** ## **Product Features** - Static Intel386<sup>TM</sup> CPU Core - —Low Power Consumption - —Operating Power Supply EXTB: 2.7 V to 3.6 V EXTC: 4.5 V to 5.5 V - Operating Frequency20 MHz EXTB at 2.7 V to 3.6 V25 MHz EXTB at 3.0 V to 3.6 V;25/33 MHz EXTC at 4.5 V to 5.5 V - Transparent Power-management System Architecture - Intel System Management Mode Architecture Extension for Truly Compatible Systems - Power Management Transparent to Operating Systems and Application Programs - Programmable Power-management Modes - Powerdown Mode - —Clock Stopping at Any Time - —Only 10–20 μA Typical CPU Sink Current - Full 32-bit Internal Architecture - -8-, 16-, 32-bit Data Types - —8 General Purpose 32-bit Registers - Runs Intel386 Architecture Software in a Cost-effective 16-bit Hardware Environment - Runs Same Applications and Operating Systems as the Intel386 SX and Intel386 DX Processors - —Object Code Compatible with 8086, 80186, 80286, and Intel386 Processors - High-performance 16-bit Data Bus - —Two-clock Bus Cycles - Address Pipelining Allows Use of Slower, Inexpensive Memories - Extended Temperature Range - Integrated Memory Management Unit - —Virtual Memory Support - —Optional On-chip Paging - —4 Levels of Hardware-enforced Protection - —MMU Fully Compatible with MMUs of the 80286 and Intel386 DX Processors - Virtual 8086 Mode Allows Execution of 8086 Software in a Protected and Paged System - Large Uniform Address Space - —64 Megabyte Physical - —64 Terabyte Virtual - —4 Gigabyte Maximum Segment Size - On-chip Debugging Support Including Breakpoint Registers - Complete System Development Support - High Speed CHMOS Technology - Two Package Types - —132-pin Plastic Quad Flatpack - —144-pin Thin Quad Flatpack - Integrated Peripheral Functions - —Clock and Power Management Unit - —Chip-select Unit - —Interrupt Control Unit - —Timer/Counter Unit - -Watchdog Timer Unit - —Asynchronous Serial I/O Unit - —Synchronous Serial I/O Unit - -Parallel I/O Unit - —DMA and Bus Arbiter Unit - -Refresh Control Unit - —JTAG-compliant Test-logic Unit This datasheet applies to devices marked EXTB and EXTC. If you require information about devices marked EXSA or EXTA, refer to a previous revision of this datasheet, order number 272420-004. Order Number: 272420-007 October 1998 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel386™ EX Microprocessor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 1998 \*Third-party brands and names are the property of their respective owners. | 1.0 | Intro | duction | 7 | |---------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | 2.0 | Pin A | Assignment | 8 | | 3.0 | Pin [ | Description | 12 | | 4.0 | Fund | ctional Description | 19 | | | 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7<br>4.8<br>4.9<br>4.10<br>4.11 | Clock Generation and Power Management Unit Chip-select Unit Interrupt Control Unit Timer/Counter Unit Watchdog Timer Unit Asynchronous Serial I/O Unit Synchronous Serial I/O Unit Parallel I/O Unit DMA and Bus Arbiter Unit Refresh Control Unit JTAG Test-logic Unit | 191920202121 | | 5.0 | | gn Considerations | | | | 5.1<br>5.2<br>5.3 | Instruction Set | 24 | | 6.0 | Elec | trical Specifications | 27 | | | 6.1<br>6.2<br>6.3 | Maximum Ratings | 28 | | 7.0 | Bus | Cycle Waveforms | | | Figures | | | | | | 1 | Intel386™ EX Embedded Processor Block Diagram | | | | 2<br>3 | Intel386™ EX Embedded Processor 132-Pin PQFP Pin Assignment Intel386™ EX Embedded Processor 144-Pin TQFP Pin Assignment | | | | 4 | Maximum Case Temperature vs. Frequency for Typical Power Values (132-lead PQFP, V <sub>cc</sub> = 5.5 V) | | | | 5 | Maximum Case Temperature vs. Frequency for Typical Power Values (144-lead TQFP, V <sub>cc</sub> = 5.5 V nominal) | 25 | | | 6 | Maximum Case Temperature vs. Frequency for Typical Power Values (132-lead PQFP, V <sub>cc</sub> = 3.6 V) | 26 | | | 7 | Maximum Case Temperature vs. Frequency for Typical Power Values (144-lead TQFP, V <sub>cc</sub> = 3.6 V) | 26 | | | 8 | Drive Levels and Measurement Points for AC Specifications (EXTC) | | | | 9<br>10 | Drive Levels and Measurement Points for AC Specifications (EXTB) AC Test Loads | | ## Intel386™ EX Embedded Microprocessor **Tables** | 11<br>12 | CLK2 WaveformAC Timing Waveforms — Input Setup and Hold Timing | | |----------|----------------------------------------------------------------------|----| | 13 | AC Timing Waveforms — Output Valid Delay Timing | | | 14 | AC Timing Waveforms — Output Valid Delay Timing for | | | 17 | External Late READY# | 44 | | 15 | AC Timing Waveforms — Output Float Delay and HLDA Valid Delay Timing | | | 16 | AC Timing Waveforms — RESET Setup and Hold Timing and Internal Phase | | | 17 | AC Timing Waveforms — Relative Signal Timing | | | 18 | AC Timing Waveforms — SSIO Timing | | | 19 | AC Timing Waveforms — Timer/Counter Timing | | | 20 | Basic Internal and External Bus Cycles | | | 21 | Nonpipelined Address Read Cycles | | | 22 | Pipelined Address Cycle | | | 23 | 16-bit Cycles to 8-bit Devices (using BS8#) | 50 | | 24 | Basic External Bus Cycles | | | 25 | Nonpipelined Address Write Cycles | | | 26 | Halt Cycle | | | 27 | Basic Refresh Cycle | 54 | | 28 | Refresh Cycle During HOLD/HLDA | | | 29 | LOCK# Signal During Address Pipelining | 56 | | 30 | Interrupt Acknowledge Cycles | | | | | | | 1 | 132-Pin PQFP Pin Assignment | | | 2 | 144-Pin TQFP Pin Assignment | | | 3 | Pin Type and Output State Nomenclature | | | 4 | Intel386™ EX Microprocessor Pin Descriptions | | | 5 | Microprocessor Clocks Per Instruction | | | 6 | Thermal Resistances $(0^{\circ}C/W)\theta_{JA}$ , $\theta_{JC}$ | | | 7 | 5 V Intel386 EXTC Processor Maximum Ratings | | | 8 | 3 V Intel386 EXTB Processor Maximum Ratings | | | 9 | 5-Volt DC Characteristics | | | 10 | 3-Volt DC Characteristics | | | 11 | 5-Volt AC Characteristics | | | 12 | 3-Volt AC Characteristics | 27 | # Revision History This datasheet applies to devices marked EXTB and EXTC. If you require information about devices marked EXSA or EXTA, refer to a previous revision of this datasheet, order number 272420-004. | Revision | Date | Description | | |----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | 007 | 10/98 | The document was updated to the larger page size. All known device errata for the datasheet have been incorporated into this new revision. | | | 006 | 5/96 | Corrections added. | | | 005 | 12/95 | This datasheet applied to the new EXTB and EXTC devices. | | | 004 | 9/94 | This datasheet applied to devices marked EXSA or EXTA. | | ## 1.0 Introduction The Intel386<sup>TM</sup> EXTB embedded processor operates at 20 or 25 MHz at 3 Volts nominal. The Intel386 EXTC embedded processor operates at 25 or 33 MHz at 5 Volts. In this datasheet, "Intel386 EX processor" refers to both the Intel386 EXTB and EXTC processors. The Intel386 EX embedded processor is a highly integrated, 32-bit, fully static processor optimized for embedded control applications. With a 16-bit external data bus, a 26-bit external address bus, and Intel's System Management Mode (SMM), the Intel386 EX microprocessor brings the vast software library of Intel386 architecture to embedded systems. It provides the performance benefits of 32-bit programming with the cost savings associated with 16-bit hardware systems. Figure 1. Intel386™ EX Embedded Processor Block Diagram ## 2.0 Pin Assignment Figure 2. Intel386™ EX Embedded Processor 132-Pin PQFP Pin Assignment Table 1. 132-Pin PQFP Pin Assignment | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | |-----|-----------------|-----|-----------------|-----|-------------------|-----|-----------------| | 1 | UCS# | 34 | RD# | 67 | A22 | 100 | V <sub>SS</sub> | | 2 | CS6#/REFRESH# | 35 | WR# | 68 | A23 | 101 | P1.0/DCD0# | | 3 | V <sub>ss</sub> | 36 | V <sub>ss</sub> | 69 | V <sub>SS</sub> | 102 | P1.1/RTS0# | | 4 | LBA# | 37 | BLE# | 70 | A24 | 103 | CLKOUT | | 5 | D0 | 38 | V <sub>cc</sub> | 71 | V <sub>cc</sub> | 104 | P1.2/DTR0# | | 6 | D1 | 39 | BHE# | 72 | A25 | 105 | P1.3/DSR0# | | 7 | D2 | 40 | ADS# | 73 | SMI# | 106 | P1.4/RI0# | | 8 | D3 | 41 | NA# | 74 | P3.0/TMROUT0/INT9 | 107 | P1.5/LOCK# | | 9 | V <sub>cc</sub> | 42 | A1 | 75 | P3.1/TMROUT1/INT8 | 108 | P1.6/HOLD | | 10 | D4 | 43 | A2 | 76 | тск | 109 | V <sub>cc</sub> | | 11 | D5 | 44 | A3 | 77 | DTR1#/SRXCLK | 110 | RESET | | 12 | D6 | 45 | A4 | 78 | RI1#/SSIORX | 111 | P1.7/HLDA | | 13 | D7 | 46 | V <sub>SS</sub> | 79 | RTS1#/SSIOTX | 112 | DACK1#/TXD1 | | 14 | D8 | 47 | V <sub>cc</sub> | 80 | P3.2/INT0 | 113 | EOP#/CTS1# | | 15 | V <sub>cc</sub> | 48 | A5 | 81 | V <sub>cc</sub> | 114 | WDTOUT | | 16 | D9 | 49 | A6 | 82 | P3.3/INT1 | 115 | CLK2 | | 17 | V <sub>ss</sub> | 50 | A7 | 83 | V <sub>SS</sub> | 116 | V <sub>ss</sub> | | 18 | D10 | 51 | A8 | 84 | P3.4/INT2 | 117 | DRQ0/DCD1# | | 19 | D11 | 52 | A9 | 85 | P3.5/INT3 | 118 | DRQ1/RXD1 | | 20 | D12 | 53 | A10 | 86 | P3.6/PWRDOWN | 119 | TRST# | | 21 | D13 | 54 | A11 | 87 | P3.7/COMCLK | 120 | SMIACT# | | 22 | D14 | 55 | A12 | 88 | V <sub>cc</sub> | 121 | V <sub>cc</sub> | | 23 | D15 | 56 | A13 | 89 | PEREQ/TMRCLK2 | 122 | P2.0/CS0# | | 24 | TDO | 57 | A14 | 90 | NMI | 123 | P2.1/CS1# | | 25 | TDI | 58 | A15 | 91 | ERROR#/TMROUT2 | 124 | P2.2/CS2# | | 26 | TMS | 59 | A16/CAS0 | 92 | BUSY#/TMRGATE2 | 125 | P2.3/CS3# | | 27 | M/IO# | 60 | V <sub>cc</sub> | 93 | INT4/TMRCLK0 | 126 | P2.4/CS4# | | 28 | V <sub>cc</sub> | 61 | A17/CAS1 | 94 | INT5/TMRGATE0 | 127 | V <sub>cc</sub> | | 29 | D/C# | 62 | A18/CAS2 | 95 | INT6/TMRCLK1 | 128 | DACK0#/CS5# | | 30 | W/R# | 63 | A19 | 96 | INT7/TMRGATE1 | 129 | P2.5/RXD0 | | 31 | V <sub>ss</sub> | 64 | V <sub>SS</sub> | 97 | V <sub>ss</sub> | 130 | V <sub>ss</sub> | | 32 | READY# | 65 | A20 | 98 | DSR1#/STXCLK | 131 | P2.6/TXD0 | | 33 | BS8# | 66 | A21 | 99 | FLT# | 132 | P2.7/CTS0# | Figure 3. Intel386™ EX Embedded Processor 144-Pin TQFP Pin Assignment Table 2. 144-Pin TQFP Pin Assignment | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | |-----|-----------------|-----|-----------------|-----|-------------------|-----|-----------------| | 1 | UCS# | 37 | RD# | 73 | A22 | 109 | V <sub>SS</sub> | | 2 | CS6#/REFRESH# | 38 | WR# | 74 | A23 | 110 | P1.0/DCD0# | | 3 | V <sub>SS</sub> | 39 | V <sub>SS</sub> | 75 | V <sub>SS</sub> | 111 | P1.1/RTS0# | | 4 | LBA# | 40 | BLE# | 76 | A24 | 112 | CLKOUT | | 5 | D0 | 41 | V <sub>cc</sub> | 77 | V <sub>cc</sub> | 113 | P1.2/DTR0# | | 6 | D1 | 42 | BHE# | 78 | A25 | 114 | P1.3/DSR0# | | 7 | D2 | 43 | ADS# | 79 | SMI# | 115 | P1.4/RI0# | | 8 | D3 | 44 | NA# | 80 | P3.0/TMROUT0/INT9 | 116 | P1.5/LOCK# | | 9 | V <sub>cc</sub> | 45 | A1 | 81 | P3.1/TMROUT1/INT8 | 117 | P1.6/HOLD | | 10 | D4 | 46 | A2 | 82 | TCK | 118 | V <sub>cc</sub> | | 11 | V <sub>SS</sub> | 47 | V <sub>SS</sub> | 83 | V <sub>ss</sub> | 119 | RESET | | 12 | D5 | 48 | A3 | 84 | DTR1#/SRXCLK | 120 | V <sub>SS</sub> | | 13 | D6 | 49 | A4 | 85 | RI1#/SSIORX | 121 | P1.7/HLDA | | 14 | D7 | 50 | V <sub>ss</sub> | 86 | RTS1#/SSIOTX | 122 | DACK1#/TXD1 | | 15 | D8 | 51 | V <sub>cc</sub> | 87 | P3.2/INT0 | 123 | EOP#/CTS1# | | 16 | V <sub>cc</sub> | 52 | A5 | 88 | V <sub>cc</sub> | 124 | WDTOUT | | 17 | D9 | 53 | A6 | 89 | P3.3/INT1 | 125 | CLK2 | | 18 | V <sub>SS</sub> | 54 | <b>A</b> 7 | 90 | V <sub>SS</sub> | 126 | V <sub>SS</sub> | | 19 | D10 | 55 | A8 | 91 | P3.4/INT2 | 127 | DRQ0/DCD1# | | 20 | D11 | 56 | A9 | 92 | P3.5/INT3 | 128 | DRQ1/RXD1 | | 21 | D12 | 57 | A10 | 93 | P3.6/PWRDOWN | 129 | TRST# | | 22 | D13 | 58 | A11 | 94 | P3.7/COMCLK | 130 | SMIACT# | | 23 | D14 | 59 | A12 | 95 | V <sub>cc</sub> | 131 | V <sub>cc</sub> | | 24 | V <sub>SS</sub> | 60 | V <sub>SS</sub> | 96 | PEREQ/TMRCLK2 | 132 | V <sub>SS</sub> | | 25 | D15 | 61 | A13 | 97 | V <sub>SS</sub> | 133 | P2.0/CS0# | | 26 | TDO | 62 | A14 | 98 | NMI | 134 | P2.1/CS1# | | 27 | TDI | 63 | A15 | 99 | ERROR#/TMROUT2 | 135 | P2.2/CS2# | | 28 | TMS | 64 | A16/CAS0 | 100 | BUSY#/TMRGATE2 | 136 | P2.3/CS3# | | 29 | M/IO# | 65 | V <sub>cc</sub> | 101 | INT4/TMRCLK0 | 137 | P2.4/CS4# | | 30 | V <sub>cc</sub> | 66 | A17/CAS1 | 102 | INT5/TMRGATE0 | 138 | V <sub>cc</sub> | | 31 | D/C# | 67 | A18/CAS2 | 103 | INT6/TMRCLK1 | 139 | DACK0#/CS5# | | 32 | W/R# | 68 | A19 | 104 | INT7/TMRGATE1 | 140 | P2.5/RXD0 | | 33 | V <sub>SS</sub> | 69 | V <sub>SS</sub> | 105 | V <sub>SS</sub> | 141 | V <sub>ss</sub> | | 34 | READY# | 70 | A20 | 106 | DSR1#/STXCLK | 142 | P2.6/TXD0 | | 35 | BS8# | 71 | A21 | 107 | FLT# | 143 | P2.7/CTS0# | | 36 | V <sub>SS</sub> | 72 | V <sub>ss</sub> | 108 | V <sub>SS</sub> | 144 | V <sub>SS</sub> | # 3.0 Pin Description Table 4 lists the Intel386 EX embedded processor pin descriptions. Table 3 defines the abbreviations used in the Type and Output States columns of Table 4. Table 3. Pin Type and Output State Nomenclature | Symbol | Description | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Type | | | #<br> O<br> /O<br> /OD<br> ST<br> P<br> G | The named signal is active low. Standard TTL input signal. Standard CMOS output signal. Input and output signal. Input and open-drain output signal. Schmitt-triggered input signal. Power pin. Ground pin. | | Output State | | | H(1)<br>H(0)<br>H(Z)<br>H(Q)<br>H(X) | Output driven to V <sub>CC</sub> during Bus Hold Output driven to V <sub>SS</sub> during Bus Hold Output floats during Bus Hold Output remains active during Bus Hold Output retains current state during Bus Hold | | R(WH)<br>R(WL)<br>R(1)<br>R(0)<br>R(Z)<br>R(Q)<br>R(X) | Output Weakly Held at V <sub>CC</sub> during Reset Output Weakly Held at V <sub>SS</sub> during Reset Output driven to V <sub>CC</sub> during Reset Output driven to V <sub>SS</sub> during Reset Output floats during Reset Output remains active during Reset Output retains current state during Reset | | I(1) <sup>†</sup> I(0) I(Z) I(Q) I(X) | Output driven to V <sub>CC</sub> during Idle Mode Output driven to V <sub>SS</sub> during Idle Mode Output floats during Idle Mode Output remains active during Idle Mode Output retains current state during Idle Mode | | P(1)<br>P(0)<br>P(Z)<br>P(Q)<br>P(X) | Output driven to V <sub>CC</sub> during Powerdown Mode Output driven to V <sub>SS</sub> during Powerdown Mode Output floats during Powerdown Mode Output remains active during Powerdown Mode Output retains current state during Powerdown Mode | <sup>†</sup> The idle mode output states assume that no internal bus master (DMA or RCU) has control of the bus during idle mode Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 1 of 6) | Symbol | Туре | Output States | Name and Function | |---------|------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A25:1 | 0 | H(Z)<br>R(1)<br>I(1)<br>P(1) | Address Bus outputs physical memory or port I/O addresses. These signals are valid when ADS# is active and remain valid until the next T1, T2P, or Ti. During HOLD cycles they are driven to a high-impedance state. A18:16 are multiplexed with CAS2:0. | | ADS# | 0 | H(Z)<br>R(1)<br>I(1)<br>P(1) | Address Status indicates that the processor is driving a valid bus-cycle definition and address (W/R#, D/C#, M/IO#, A25:1, BHE#, BLE#) onto its pins. | | BHE# | 0 | H(Z)<br>R(0)<br>I(X)<br>P(0) | Byte High Enable indicates that the processor is transferring a high data byte. | | BLE# | 0 | H(Z)<br>R(0)<br>I(X)<br>P(1) | Byte Low Enable indicates that the processor is transferring a low data byte. | | BS8# | ı | | Bus Size indicates that an 8-bit device is currently being addressed. | | BUSY# | 1 | | Busy indicates that the math coprocessor is busy. If BUSY# is sampled LOW at the falling edge of RESET, the processor performs an internal self test. BUSY# is multiplexed with TMRGATE2 and has a temporary weak pull-up resistor. | | CAS2:0 | 0 | H(Z)<br>R(1)<br>I(1)<br>P(1) | Cascade Address carries the slave address information from the 8259A master interrupt module during interrupt acknowledge bus cycles. CAS2:0 are multiplexed with A18:16. | | CLK2 | ST | | Clock Input is connected to an external clock that provides the fundamental timing for the device. | | CLKOUT | 0 | H(Q)<br>R(Q)<br>I(Q)<br>P(0) | CLKOUT is a PH1P clock output. | | COMCLK | 1 | | Serial Communications Baud Clock is an alternate clock source for the asynchronous serial ports. COMCLK is multiplexed with P3.7 and has a temporary weak pull-down resistor. | | CS4:0# | 0 | H(1)<br>R(WH)<br>I(Q)<br>P(X) | Chip-selects are activated when the address of a memory or I/O bus cycle is within the address region programmed by the user. They are multiplexed as follows: CS6# with REFRESH#, CS5# with DACK0#, and CS4:0# with P2.4:0. | | CS6:5# | 0 | H(1)<br>R(1)<br>I(Q)<br>P(X) | Chip-selects are activated when the address of a memory or I/O bus cycle is within the address region programmed by the user. They are multiplexed as follows: CS6# with REFRESH#, CS5# with DACK0#, and CS4:0# with P2.4:0. | | CTS1:0# | 1 | | Clear to Send SIO1 and SIO0 prevent the transmission of data to the asynchronous serial port's RXD1 and RXD0 pins, respectively. CTS1# is multiplexed with EOP#, and CTS0# is multiplexed with P2.7. CTS1# requires an external pull-up resistor. Both have temporary weak pull-up resistors. | - X if clock source is internal; Q if clock source is external Q if JTAG unit is shifting out data, Z if it is not Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 2 of 6) | Symbol | Туре | Output States | Name and Function | |----------|------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D15:0 | I/O | H(Z)<br>R(Z)<br>P(Z) | Data Bus inputs data during memory read, I/O read, and interrupt acknowledge cycles and outputs data during memory and I/O write cycles. During writes, this bus is driven during phase 2 of T1 and remains active until phase 2 of the next T1, T1P, or Ti. During reads, data is latched on the falling edge of phase 2. | | DACK1:0# | 0 | H(1)<br>R(1)<br>I(Q)<br>P(X) | DMA Acknowledge 1 and 0 signal to an external device that the processor has acknowledged the corresponding DMA request and is relinquishing the bus. DACK1# is multiplexed with TXD1, and DACK0# is multiplexed with CS5#. | | D/C# | 0 | H(Z)<br>R(1)<br>I(0)<br>P(0) | Data/Control indicates whether the current bus cycle is a data cycle (memory or I/O read or write) or a control cycle (interrupt acknowledge, halt, or code fetch). | | DCD1:0 | ı | | Data Carrier Detect SIO1 and SIO0 indicate that the modem or data set has detected the corresponding asynchronous serial channel's data carrier. DCD1# is multiplexed with DRQ0, and DCD0# is multiplexed with P1.0 and has a temporary weak pullup resistor. | | DRQ1:0 | 1 | | DMA External Request 1 and 0 indicate that a peripheral requires DMA service. DRQ1 is multiplexed with RXD1, and DRQ0 is multiplexed with DCD1#. | | DSR1:0# | ı | | Data Set Ready SIO1 and SIO0 indicate that the modem or data set is ready to establish a communication link with the corresponding asynchronous serial channel. DSR1# is multiplexed with STXCLK and has a permanent weak pull-up resistor, and DSR0# is multiplexed with P1.3 and has a temporary weak pull-up resistor. | | DTR1:0# | 0 | H(X)<br>R(WH)<br>I(X)<br>P(X) | Data Terminal Ready SIO1 and SIO0 indicate that the corresponding asynchronous serial channel is ready to establish a communication link with the modem or data set. DTR1# is multiplexed with SRXCLK, and DTR0# is multiplexed with P1.2. | | EOP# | I/OD | H(Z)<br>R(WH)<br>I(Z)<br>P(Z) | End of Process indicates that the processor has reached terminal count during a DMA transfer. An external device can also pull this pin LOW. EOP# is multiplexed with CTS1#. | | ERROR# | ı | | <b>Error</b> indicates that the math coprocessor has an error condition. ERROR# is multiplexed with TMROUT2 and has a temporary weak pull-up resistor. | | FLT# | 1 | | <b>Float</b> forces all bidirectional and output signals except TDO to a high-impedance state. It has a permanent weak pull-up resistor. This pin should be tied to V <sub>CC</sub> through a 3 to 7 KOhm pull-up resistor. | | HLDA | 0 | H(1)<br>R(WL)<br>I(Q)<br>P(X) | <b>Bus Hold Acknowledge</b> indicates that the processor has surrendered control of its local bus to another bus master. HLDA is multiplexed with P1.7. | | HOLD | 1 | | <b>Bus Hold Request</b> allows another bus master to request control of the local bus. HLDA active indicates that bus control has been granted. HOLD is multiplexed with P1.6. It has a temporary weak pull-down resistor. | - X if clock source is internal; Q if clock source is external Q if JTAG unit is shifting out data, Z if it is not Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 3 of 6) | Symbol | Туре | Output States | Name and Function | |----------|------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INT9:0 | ı | | Interrupt Requests are maskable inputs that cause the CPU to suspend execution of the current program and then execute an interrupt acknowledge cycle. They are multiplexed as follows: INT9 with TMROUT0 and P3.0, INT8 with TMROUT1 and P3.1, INT7 with TMRGATE1, INT6 with TMRCLK1, INT5 with TMRGATE0, INT4 with TMRCLK0, and INT3:0 with P3.5:2. INT9, INT8, and INT3:0 have temporary weak pull-down resistors. | | LBA# | 0 | H(1)<br>R(1)<br>I(Q)<br>P(X) | Local Bus Access is asserted whenever the processor provides the READY# signal to terminate a bus transaction. This occurs when an internal peripheral address is accessed or when the chip-select unit provides the READY# signal. | | LOCK# | 0 | H(Z)<br>R(WH)<br>I(X)<br>P(X) | Bus Lock prevents other bus masters from gaining control of the system bus. LOCK# is multiplexed with P1.5. | | M/IO# | 0 | H(Z)<br>R(0)<br>I(1)<br>P(1) | <b>Memory/IO</b> Indicates whether the current bus cycle is a memory cycle or an I/O cycle. When M/IO# is HIGH, the bus cycle is a memory cycle; when M/IO# is LOW, the bus cycle is an I/O cycle. | | NA# | ı | | Next Address requests address pipelining. | | NMI | ST | | Nonmaskable Interrupt Request is a non-maskable input that causes the CPU to suspend execution of the current program and execute an interrupt acknowledge cycle. | | PEREQ | I | | Processor Extension Request indicates that the math coprocessor has data to transfer to the processor. PEREQ is multiplexed with TMRCLK2 and has a temporary weak pull-down resistor. | | P1.5:0 | I/O | H(X)<br>R(WH)<br>I(X)<br>P(X) | Port 1, Pins 7:0 are multipurpose bidirectional port pins. They are multiplexed as follows: P1.7 with HLDA, P1.6 with HOLD, P1.5 with LOCK#, P1.4 with RI0#, P1.3 with DSR0#, P1.2 with DTR0#, P1.1 with RTS0#, and P1.0 with DCD0#. | | P1.7:6 | I/O | H(X)<br>R(WL)<br>I(X)<br>P(X) | Port 1, Pins 7:0 are multipurpose bidirectional port pins. They are multiplexed as follows: P1.7 with HLDA, P1.6 with HOLD, P1.5 with LOCK#, P1.4 with Rl0#, P1.3 with DSR0#, P1.2 with DTR0#, P1.1 with RTS0#, and P1.0 with DCD0#. | | P2.7,4:0 | I/O | H(X)<br>R(WH)<br>I(X)<br>P(X) | Port 2, Pins 7:0 are multipurpose bidirectional port pins. They are multiplexed as follows: P2.7 with CTS0#, P2.6 with TXD0, P2.5 with RXD0, and P2.4:0 with CS4:0#. | | P2.6:5 | I/O | H(X)<br>R(WL)<br>I(X)<br>P(X) | Port 2, Pins 7:0 are multipurpose bidirectional port pins. They are multiplexed as follows: P2.7 with CTS0#, P2.6 with TXD0, P2.5 with RXD0, and P2.4:0 with CS4:0#. | | P3.7:0 | I/O | H(X)<br>R(WL)<br>I(X)<br>P(X) | Port 3, Pins 7:0 are multipurpose bidirectional port pins. They are multiplexed as follows: P3.7 with COMCLK, P3.6 with PWRDOWN, P3.5:2 with INT3:0, and P3.1:0 with TMROUT1:0 and INT8:9. | - X if clock source is internal; Q if clock source is external Q if JTAG unit is shifting out data, Z if it is not **Table 4.** Intel386™ EX Microprocessor Pin Descriptions (Sheet 4 of 6) | Symbol | Туре | Output States | Name and Function | |----------|------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PWRDOWN | 0 | H(Q)<br>R(WL)<br>I(X)<br>P(1) | <b>Powerdown</b> indicates that the processor is in powerdown mode. PWRDOWN is multiplexed with P3.6. | | RD# | 0 | H(1)<br>R(1)<br>I(1)<br>P(1) | Read Enable indicates that the current bus cycle is a read cycle. | | READY# | I/O | H(Z)<br>R(Z)<br>I(Z)<br>P(Z) | Ready indicates that the current bus transaction has completed. An external device or an internal signal can drive READY#. Internally, the chip-select wait-state logic can generate the ready signal and drive the READY# pin active. | | RESET | ST | | Reset suspends any operation in progress and places the processor into a known reset state. | | REFRESH# | 0 | H(1)<br>R(1)<br>I(Q)<br>P(X) | Refresh indicates that the current bus cycle is a refresh cycle. REFRESH# is multiplexed with CS6#. | | RI1:0# | ı | | Ring Indicator SIO1 and SIO0 indicate that the modem or data set has received a telephone ringing signal. RI1# is multiplexed with SSIORX, and RI0# is multiplexed with P1.4 and has a temporary weak pull-up resistor. | | RTS1# | 0 | H(X)<br>R(WL)<br>I(X)<br>P(X) | Request-to-send SIO1 and SIO0 indicate that corresponding asynchronous serial channel is ready to exchange data with the modem or data set. RTS1# is multiplexed with SSIOTX, and RTS0# is multiplexed with P1.1. | | RTS0# | 0 | H(X)<br>R(WH)<br>I(X)<br>P(X) | Request-to-send SIO1 and SIO0 indicate that corresponding asynchronous serial channel is ready to exchange data with the modem or data set. RTS1# is multiplexed with SSIOTX, and RTS0# is multiplexed with P1.1. | | RXD1:0 | I | | Receive Data SIO1 and SIO0 accept serial data from the modem or data set to the corresponding asynchronous serial channel. RXD1 is multiplexed with DRQ1, and RXD0 is multiplexed with P2.5 and has a temporary weak pull-down resistor. | | SMI# | ST | | System Management Interrupt invokes System Management Mode (SMM). SMI# is the highest priority external interrupt. It is latched on its falling edge and forces the CPU into SMM upon completion of the current instruction. SMI# is recognized on an instruction boundary and at each iteration for repeat string instructions. SMI# cannot interrupt LOCKed bus cycles or a currently executing SMM. When the processor receives a second SMI# while in SMM, it latches the second SMI# on the SMI# falling edge. However, the processor must exit SMM by executing a resume instruction (RSM) before it can service the second SMI#. SMI# has a permanent weak pull-up resistor. | | SMIACT# | 0 | H(1)<br>R(1)<br>I(X)<br>P(X) | System Management Interrupt Active indicates that the processor is operating in System Management Mode (SMM). It is asserted when the processor initiates an SMM sequence and remains asserted (LOW) until the processor executes the resume instruction (RSM). | - X if clock source is internal; Q if clock source is external Q if JTAG unit is shifting out data, Z if it is not Table 4. Intel386™ EX Microprocessor Pin Descriptions (Sheet 5 of 6) | Symbol | Туре | Output States | Name and Function | |------------|------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SRXCLK | I/O | H(Q)<br>R(WH)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup> | SSIO Receive Clock synchronizes data being accepted by the synchronous serial port. SRXCLK is multiplexed with DTR1#. | | SSIORX | ı | | SSIO Receive Serial Data accepts serial data (most-significant bit first) being sent to the synchronous serial port. SSIORX is multiplexed with RI1#. | | SSIOTX | 0 | H(Q)<br>R(WL) | SSIO Transmit Serial Data sends serial data (most-significant bit first) from the synchronous serial port. SSIOTX is multiplexed with RTS1#. | | 331017 | | I(Q)<br>P(X)/P(Q) <sup>Note 1</sup> | Intel does not specify a data hold time for SSIOTX. Slower external devices may require additional hardware to properly interface the SSIO unit. | | STXCLK | 1/0 | H(Q)<br>R(WH)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup> | SSIO Transmit Clock synchronizes data being sent by the synchronous serial port. STXCLK is multiplexed with DSR1. | | тск | I | | TAP (Test Access Port) Controller Clock provides the clock input for the JTAG logic. It has a permanent weak pull-up resistor. | | TDI | ı | | TAP (Test Access Port) Controller Data Input is the serial input for test instructions and data. It has a permanent weak pull-up resistor. | | TDO | 0 | H(Z)/H(Q) <sup>Note 2</sup> R(Z)/R(Q) <sup>Note 2</sup> I(Z)/I(Q) <sup>Note 2</sup> P(Z)/ P(Q) <sup>Note 2</sup> | TAP (Test Access Port) Controller Data Output is the serial output for test instructions and data. | | TMRCLK2:0 | ı | | Timer/Counter Clock Inputs can serve as external clock inputs for the corresponding timer/counters. (The timer/counters can also be clocked internally.) They are multiplexed as follows: TMRCLK2 with PEREQ, TMRCLK1 with INT6, and TMRCLK0 with INT4. TMRCLK2 has a temporary weak pull-down resistor. | | TMRGATE2:0 | ı | | Timer/Counter Gate Inputs can control the corresponding timer/counter's counting (enable, disable, or trigger, depending on the programmed mode). They are multiplexed as follows: TMRGATE2 with BUSY#, TMRGATE1 with INT7, and TMRGATE0 with INT5. TMRGATE2 has a temporary weak pullup resistor. | | TMROUT2 | 0 | H(Q)<br>R(WH)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup> | Timer/Counter Outputs provide the output of the corresponding timer/counter. The form of the output depends on the programmed mode. They are multiplexed as follows: TMROUT2 with ERROR#, TMROUT1 with P3.1 and INT8, and TMROUT0 with P3.0 and INT9. | | TMROUT1:0 | 0 | H(Q)<br>R(WL)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup> | Timer/Counter Outputs provide the output of the corresponding timer/counter. The form of the output depends on the programmed mode. They are multiplexed as follows: TMROUT2 with ERROR#, TMROUT1 with P3.1 and INT8, and TMROUT0 with P3.0 and INT9. | | TMS | I | | TAP (Test Access Port) Controller Mode Select controls the sequence of the TAP controller's states. It has a permanent weak pull-up resistor. | - X if clock source is internal; Q if clock source is external Q if JTAG unit is shifting out data, Z if it is not **Table 4.** Intel386™ EX Microprocessor Pin Descriptions (Sheet 6 of 6) | Symbol | Туре | Output States | Name and Function | |-----------------|------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRST# | ST | | TAP (Test Access Port) Controller Reset resets the TAP controller at power-up and each time it is activated. It has a permanent weak pull-up resistor. | | TXD1 | 0 | H(Q)<br>R(1)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup> | Transmit Data SIO1 and SIO0 transmit serial data from the individual serial channels. TXD1 is multiplexed with DACK1#, and TXD0 is multiplexed with P2.6. | | TXD0 | 0 | H(Q)<br>R(WL)<br>I(Q)<br>P(X)/P(Q) <sup>Note 1</sup> | Transmit Data SIO1 and SIO0 transmit serial data from the individual serial channels. TXD1 is multiplexed with DACK1#, and TXD0 is multiplexed with P2.6. | | UCS# | 0 | H(1)<br>R(0)<br>I(Q)<br>P(X) | Upper Chip-select is activated when the address of a memory or I/O bus cycle is within the address region programmed by the user. | | V <sub>cc</sub> | Р | | System Power provides the nominal DC supply input. This pin is connected externally to a $\rm V_{\rm CC}$ board plane. | | V <sub>ss</sub> | G | | System Ground provides the 0 V connection from which all inputs and outputs are measured. This pin is connected externally to a ground board plane. | | WDTOUT | 0 | H(Q)<br>R(0)<br>I(Q)<br>P(X) | Watchdog Timer Output indicates that the watchdog timer has expired. | | W/R# | 0 | H(Z)<br>R(0)<br>I(1)<br>P(1) | Write/Read indicates whether the current bus cycle is a write cycle or a read cycle. When W/R# is HIGH, the bus cycle is a write cycle; when W/R# is LOW, the bus cycle is a read cycle. | | WR# | 0 | H(1)<br>R(1)<br>I(1)<br>P(1) | Write Enable indicates that the current bus cycle is a write cycle. | - 1. X if clock source is internal; Q if clock source is external 2. Q if JTAG unit is shifting out data, Z if it is not ## 4.0 Functional Description The Intel386 EX microprocessor is a fully static, 32-bit processor optimized for embedded applications. It features low power and low voltage capabilities, integration of many commonly used DOS-type peripherals, and a 32-bit programming architecture compatible with the large software base of Intel386 processors. The following sections provide an overview of the integrated peripherals. ## 4.1 Clock Generation and Power Management Unit The clock generation circuit includes a divide-by-two counter, a programmable divider for generating a prescaled clock (PSCLK), a divide-by-two counter for generating baud-rate clock inputs, and Reset circuitry. The CLK2 input provides the fundamental timing for the chip. It is divided by two internally to generate a 50% duty cycle Phase1 (PH1) and Phase 2 (PH2) for the core and integrated peripherals. For power management, separate clocks are routed to the core (PH1C/PH2C) and the peripheral modules (PH1P/PH2P). To help synchronize with external devices, the PH1P clock is provided on the CLKOUT output pin. Two Power Management modes are provided for flexible power-saving options. During Idle mode, the clocks to the CPU core are frozen in a known state (PH1C low and PH2C high), while the clocks to the peripherals continue to toggle. In Powerdown mode, the clocks to both core and peripherals are frozen in a known state (PH1C low and PH2C high). The Bus Interface Unit will not honor any DMA, DRAM refresh, or HOLD requests in Powerdown mode because the clocks to the entire device are frozen. ## 4.2 Chip-select Unit The Chip-Select Unit (CSU) decodes bus cycle address and status information and enables the appropriate chip-selects. The individual chip-selects become valid in the same bus state as the address and become inactive when either a new address is selected or the current bus cycle is complete. The CSU is divided into eight separate chip-select regions, each of which can enable one of the eight chip-select pins. Each chip-select region can be mapped into memory or I/O space. A memory-mapped chip-select region can start on any $2^{(n+1)}$ Kbyte address location (where n = 0-15, depending upon the mask register). An I/O-mapped chip-select region can start on any $2^{(n+1)}$ byte address location (where n = 0-15, depending upon the mask register). The size of the region is also dependent upon the mask used. ## 4.3 Interrupt Control Unit The Intel386 EX processor's Interrupt Control Unit (ICU) contains two 8259A modules connected in a cascade mode. These modules are similar to the industry-standard 8259A architecture. The Interrupt Control Unit directly supports up to ten external (INT9:0) and up to eight internal interrupt request signals. Pending interrupt requests are posted in the Interrupt Request Registers, which contain one bit for each interrupt request signal. When an interrupt request is asserted, the corresponding Interrupt Request Register bit is set. The 8259A modules can be programmed to recognize either an active-high level or a positive transition on the interrupt request lines. An internal Priority Resolver decides which pending interrupt request (if more than one exists) is the highest priority, based on the programmed operating mode. The Priority Resolver controls the single interrupt request line to the CPU. The Priority Resolver's default priority scheme places the master interrupt controller's IRO as the highest priority and the master's IR7 as the lowest. The priority can be modified through software. Besides the ten interrupt request inputs available to the Intel386 EX microprocessor, additional interrupts can be supported by cascaded external 8259A modules. Up to four external 8259A units can be cascaded to the master through connections to the INT3:0 pins. In this configuration, the interrupt acknowledge (INTA#) signal can be decoded externally using the ADS#, D/C#, W/R#, and M/IO# signals. ### 4.4 Timer/Counter Unit The Timer/Counter Unit (TCU) on the Intel386 EX microprocessor has the same basic functionality as the industry-standard 82C54 counter/timer. The TCU provides three independent 16-bit counters, each capable of handling clock inputs up to 8 MHz. This maximum frequency must be considered when programming the input clocks for the counters. Six programmable timer modes allow the counters to be used as event counters, elapsed-time indicators, programmable one-shots, and in many other applications. All modes are software programmable. ## 4.5 Watchdog Timer Unit The Watchdog Timer (WDT) unit consists of a 32-bit down-counter that decrements every PH1P cycle, allowing up to 4.3 billion count intervals. The WDTOUT pin is driven high for sixteen CLK2 cycles when the down-counter reaches zero (the WDT times out). The WDTOUT signal can be used to reset the chip, to request an interrupt, or to indicate to the user that a ready-hang situation has occurred. The down-counter can also be updated with a user-defined 32-bit reload value under certain conditions. Alternatively, the WDT unit can be used as a bus monitor or as a general-purpose timer. ## 4.6 Asynchronous Serial I/O Unit The Intel386 EX microprocessor's asynchronous Serial I/O (SIO) unit is a Universal Asynchronous Receiver/ Transmitter (UART). Functionally, it is equivalent to the National Semiconductor NS16450 and INS8250. The Intel386 EX embedded processor contains two full-duplex, asynchronous serial channels. The SIO unit converts serial data characters received from a peripheral device or modem to parallel data and converts parallel data characters received from the CPU to serial data. The CPU can read the status of the serial port at any time during its operation. The status information includes the type and condition of the transfer operations being performed and any errors (parity, framing, overrun, or break interrupt). Each asynchronous serial channel includes full modem control support (CTS#, RTS#, DSR#, DTR#, RI#, and DCD#) and is completely programmable. The programmable options include character length (5, 6, 7, or 8 bits), stop bits (1, 1.5, or 2), and parity (even, odd, forced, or none). In addition, it contains a programmable baud-rate generator capable of clock rates from 0 to 512 Kbaud. ## 4.7 Synchronous Serial I/O Unit The Synchronous Serial I/O (SSIO) unit provides for simultaneous, bidirectional communications. It consists of a transmit channel, a receive channel, and a dedicated baud-rate generator. The transmit and receive channels can be operated independently (with different clocks) to provide non-lockstep, full-duplex communications; either channel can originate the clocking signal (Master Mode) or receive an externally generated clocking signal (Slave Mode). The SSIO provides numerous features for ease and flexibility of operation. With a maximum clock input of CLK2/4 to the baud-rate generator, the SSIO can deliver a baud rate of up to 8.25 Mbits per second with a processor clock of 33 MHz. Each channel is double buffered. The two channels share the baud-rate generator and a multiply-by-two transmit and receive clock. The SSIO supports 16-bit serial communications with independently enabled transmit and receive functions and gated interrupt outputs to the interrupt controller. #### 4.8 Parallel I/O Unit The Intel386 EX microprocessor has three 8-bit, general-purpose I/O ports. All port pins are bidirectional, with TTL-level inputs and CMOS-level outputs. All pins have both a standard operating mode and a peripheral mode (a multiplexed function), and all have similar sets of control registers located in I/O address space. #### 4.9 DMA and Bus Arbiter Unit The Intel386 EX microprocessor's DMA controller is a two-channel DMA; each channel operates independently of the other. Within the operation of the individual channels, several different data transfer modes are available. These modes can be combined in various configurations to provide a very versatile DMA controller. Its feature set has enhancements beyond the 8237 DMA family; however, it can be configured such that it can be used in an 8237-like mode. Each channel can transfer data between any combination of memory and I/O with any combination (8 or 16 bits) of data path widths. An internal temporary register that can disassemble or assemble data to or from either an aligned or a nonaligned destination or source optimizes bus bandwidth. The bus arbiter, a part of the DMA controller, works much like the priority resolving circuitry of a DMA. It receives service requests from the two DMA channels, the external bus master, and the DRAM Refresh Control Unit. The bus arbiter requests bus ownership from the core and resolves priority issues among all active requests when bus mastership is granted. Each DMA channel consists of three major components: the Requestor, the Target, and the Byte Count. These components are identified by the contents of programmable registers that define the memory or I/O device being serviced by the DMA. The Requestor is the device that requires and requests service from the DMA controller. Only the Requestor is considered capable of initializing or terminating a DMA process. The Target is the device with which the Requestor wishes to communicate. The DMA process considers the Target a slave that is incapable of controlling the process. The Byte Count dictates the amount of data that must be transferred. ## 4.10 Refresh Control Unit The Refresh Control Unit (RCU) simplifies dynamic memory controller design with its integrated address and clock counters. Integrating the RCU into the processor allows an external DRAM controller to use chip-selects, wait state logic, and status lines. The Refresh Control Unit: - · Provides a programmable-interval timer - Provides the bus arbitration logic to gain control of the bus to run refresh cycles - Contains the logic to generate row addresses to refresh DRAM rows individually - Contains the logic to signal the start of a refresh cycle The RCU contains a 13-bit address counter that forms the refresh address, supporting DRAMs with up to 13 rows of memory cells (13 refresh address bits). This includes all practical DRAM sizes for the Intel386 EX microprocessor's 64 Mbyte address space. ## 4.11 JTAG Test-logic Unit The JTAG Test-logic Unit provides access to the device pins and to a number of other testable areas on the device. It is fully compliant with the IEEE 1149.1 standard and thus interfaces with five dedicated pins: TRST#, TCK, TMS, TDI, and TDO. It contains the Test Access Port (TAP) finite-state machine, a 4-bit instruction register, a 32-bit identification register, and a single-bit bypass register. The test-logic unit also contains the necessary logic to generate clock and control signals for the Boundary Scan chain. Since the test-logic unit has its own clock and reset signals, it can operate autonomously. While the rest of the microprocessor is in Reset or Powerdown, the JTAG unit can read or write various register chains. ## 5.0 Design Considerations This section describes the Intel386 EX microprocessor's instruction set and its component and revision identifiers. #### 5.1 Instruction Set The Intel386 EX microprocessor uses the same instruction set as the Intel386 SX microprocessor with the following exceptions. The Intel386 EX microprocessor has one new instruction (RSM). This Resume instruction causes the processor to exit System Management Mode (SMM). RSM requires 338 clocks per instruction (CPI). The Intel386 EX microprocessor requires more clock cycles than the Intel386 SX microprocessor to execute some instructions. Table 5 lists these instructions and the Intel386 EX microprocessor clock count. For the equivalent Intel386 SX microprocessor clock count, refer to the "Instruction Set Clock Count Summary" table in the *Intel386*<sup>TM</sup> *SX Microprocessor* datasheet (order number 240187). | | Clock Count <sup>(1)</sup> | | | | | | | | | |-------------------------------------|----------------------------------|-------------------------------------------|--------------------------------------------------|--|--|--|--|--|--| | Instruction | Virtual 8086 Mode <sup>(2)</sup> | Real Address Mode<br>or Virtual 8086 Mode | Protected Virtual Address Mode <sup>(3)</sup> | | | | | | | | POPA | | 29 | 35 | | | | | | | | IN:<br>Fixed Port<br>Variable Port | 27<br>28 | 14<br>15 | 8/29<br>9/29 | | | | | | | | OUT:<br>Fixed Port<br>Variable Port | 27<br>28 | 14<br>15 | 8/29<br>9/29 | | | | | | | | INS | 30 | 17 | 10/32 | | | | | | | | OUTS | 31 | 18 | 11/33 | | | | | | | | REP INS | 31+6n (Note 4) | 17+7 <i>n</i> (Note 4) | 11+7 <i>n</i> /32+6 <i>n</i> <sup>(Note 4)</sup> | | | | | | | | REP OUTS | 30+8n (Note 4) | 16+8 <i>n</i> (Note 4) | 10+8 <i>n</i> /31+8 <i>n</i> (Note 4) | | | | | | | | HLT | | 7 | 7 | | | | | | | | MOV CR0, reg | | 10 | 10 | | | | | | | #### NOTES: - 1. For IN, OUT, INS, OUTS, REP INS, and REP OUTS instructions, add one clock count for each wait state generated by the peripheral being accessed (the values in the table are for zero wait state). - The clock count values in this column apply if I/O permission allows I/O to the port in virtual 8086 mode. If the I/O bit map denies permission, exception fault 13 occurs; see clock counts for the INT 3 instruction in the "Instruction Set Clock Count Summary" table in the Intel386™ SX Microprocessor datasheet (order number 240187). - When two clock counts are listed, the smaller value refers to the case where CPL ≤ IOPL and the larger value refers to the case where CPL>IOPL. CPL is the current privilege level, and IOPL is the I/O privilege level. - 4. n = the number of times repeated. ## 5.2 Component and Revision Identifiers To assist users, the microprocessor holds a component identifier and revision identifier in its DX register after reset. The upper 8 bits of DX hold the component identifier, 23H. (The lower nibble, 3H, identifies the Intel386 architecture, while the upper nibble, 2H, identifies the second member of the Intel386 microprocessor family.) The lower 8 bits of DX hold the revision level identifier. The revision identifier will, in general, chronologically track those component steppings that are intended to have certain improvements or distinction from previous steppings. The revision identifier will track that of the Intel386 CPU whenever possible. However, the revision identifier value is not guaranteed to change with every stepping revision or to follow a completely uniform numerical sequence, depending on the type or intent of the revision or the manufacturing materials required to be changed. Intel has sole discretion over these characteristics of the component. The initial revision identifier for the Intel386 EX microprocessor is 09H. ## 5.3 Package Thermal Specifications The Intel386 EX microprocessor is specified for operation with a minimum case temperature $(T_{CASE(MIN)})$ of -40° C and a maximum case temperature $(T_{CASE(MAX)})$ dependent on power dissipation (see Figures 4 through 7). The case temperature can be measured in any environment to determine whether the microprocessor is within the specified operating range. The case temperature should be measured at the center of the top surface opposite the pins. An increase in the ambient temperature $(T_A)$ causes a proportional increase in the case temperature $(T_{CASE})$ and the junction temperature $(T_J)$ , which is the junction temperature on the die itself. A packaged device produces thermal resistance between junction and case temperatures $(\theta_{JC})$ and between junction and ambient temperatures $(\theta_{JA})$ . The relationships between the temperature and thermal resistance parameters are expressed by these equations: $$\begin{split} T_{J} &= T_{CASE} + P \times \theta_{JC} \\ T_{A} &= T_{J} - P \times \theta_{JA} \\ T_{CASE} &= T_{A} + P \times [\theta_{JA} - \theta_{JC}] \\ P &= power \ dissipated \ as \ heat = V_{CC} \times I_{CC} \end{split}$$ A safe operating temperature can be calculated from the above equations by using the maximum safe $T_J$ of 120° C, the power drawn by the chip in the specific design, and the $\theta_{JC}$ value from Table 6. The $\theta_{JA}$ value depends on the airflow (measured at the top of the chip) provided by the system ventilation, board layout, board thickness, and potentially other factors in the design of the application. The $\theta_{JA}$ values are given for reference only and are not guaranteed. Table 6. Thermal Resistances $(0 \, ^{\circ}\text{C/W}) \, \theta_{JA}, \, \theta_{JC}$ | Package | θ <sub>JC</sub> | θ <sub>JA</sub> vs. Airflow (ft/min) | | | | | | |----------|-----------------|--------------------------------------|-----|-----|--|--|--| | 1 denage | olc . | 0 | 100 | 200 | | | | | 132 PQFP | 7 | 28 | 24 | 22 | | | | | 144 TQFP | 4 | 36 | 31 | 27 | | | | Figures 4 through 7 provide maximum case temperature as a function of frequency. Figure 4. Maximum Case Temperature vs. Frequency for Typical Power Values (132-lead PQFP, $V_{\rm cc}$ = 5.5 V) Figure 5. Maximum Case Temperature vs. Frequency for Typical Power Values (144-lead TQFP, $V_{\rm CC}$ = 5.5 V nominal) Figure 6. Maximum Case Temperature vs. Frequency for Typical Power Values (132-lead PQFP, $V_{\rm CC}$ = 3.6 V) Figure 7. Maximum Case Temperature vs. Frequency for Typical Power Values (144-lead TQFP, $V_{\rm CC}$ = 3.6 V) # 6.0 Electrical Specifications ## 6.1 Maximum Ratings **Warning:** Stressing the device beyond the "Maximum Ratings" may cause permanent damage. These are stress ratings only. Table 7. 5 V Intel386 EXTC Processor Maximum Ratings | Parameter | Maximum Rating | |-------------------------------------------------|-----------------------------------| | Storage Temperature | -65°C to +150°C | | Supply Voltage with Respect to V <sub>SS</sub> | –0.5 V to 6.5 V | | Voltage on Other Pins | -0.5 V to V <sub>CC</sub> + 0.5 V | | V <sub>CC</sub> (Digital Supply Voltage) | 4.5 V to 5.5 V | | T <sub>CASE</sub> (Case Temperature Under Bias) | | | T <sub>CASE(MIN)</sub> T <sub>CASE(MAX)</sub> | -40°C<br>(see Figures 4 and 5) | | F <sub>OSC</sub> (Operating Frequency) | 0 MHz to 33 MHz | Table 8. 3 V Intel386 EXTB Processor Maximum Ratings | Parameter | Maximum Rating | |-------------------------------------------------|----------------------------------------------------| | Storage Temperature | -65°C to +150°C | | Supply Voltage with Respect to V <sub>SS</sub> | –0.5 V to 4.6 V | | Voltage on Other Pins | -0.5 V to V <sub>CC</sub> + 0.5 V | | V <sub>CC</sub> (Digital Supply Voltage) | 20 MHz — 2.7 V to 3.6 V<br>25 MHz — 3.0 V to 3.6 V | | T <sub>CASE</sub> (Case Temperature Under Bias) | | | TCASE(MIN) | -40°C | | T <sub>CASE(MAX)</sub> | (see Figures 6 and 7) | | F <sub>OSC</sub> (Operating Frequency) | 0 MHz to 25 MHz | # 6.2 DC Specifications Table 9. 5-Volt DC Characteristics | Symbol | Parameter | Min. | Max. | Unit | Test Condition | |-------------------|-----------------------------------------------------------------------------------------|--------------------------------------|-----------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage for all input pins except CLK2, TRST#, RESET, SMI#, and NMI | -0.3 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage for all input pins except CLK2, TRST#, RESET, SMI#, and NMI | 2.0 | V <sub>CC</sub> + 0.3 | ٧ | | | V <sub>ILC</sub> | Input Low Voltage for CLK2,<br>TRST#, RESET, SMI#, and NMI | -0.3 | 0.8 | ٧ | | | V <sub>IHC</sub> | Input High Voltage for CLK2,<br>TRST#, RESET, SMI#, and NMI | V <sub>CC</sub> -0.8 | V <sub>CC</sub> +0.3 | ٧ | | | V <sub>OL</sub> | Output Low Voltage All pins except Port 3 Port 3 | | 0.45<br>0.45 | V<br>V | I <sub>OL</sub> = 8 mA<br>I <sub>OL</sub> = 16 mA | | V <sub>OH</sub> | Output High Voltage<br>All output pins<br>All pins except Port 3<br>Port 3 pins (2 max) | V <sub>CC</sub> -0.5<br>2.45<br>2.45 | | V<br>V<br>V | $I_{OH} = -0.2 \text{ mA}$ $I_{OH} = -8 \text{ mA}$ $I_{OH} = -16 \text{ mA}$ | | V <sub>OLC</sub> | CLKOUT | | 0.45 | ٧ | I <sub>OL</sub> = 2 mA | | V <sub>OHC</sub> | CLKOUT | V <sub>CC</sub> -0.5<br>2.45 | | ٧ | $I_{OH} = -0.2 \text{ mA}$<br>$I_{OH} = -2 \text{ mA}$ | | I <sub>LI</sub> | Input Leakage Current | | ±15 | μА | $0 \le V_{ N} \le V_{CC}$<br>FLT# is not tested for $I_{LI}$ | | I <sub>LO</sub> | Output Leakage Current | | ±15 | μА | $0.45V \le V_{OUT} \le V_{CC}$ | | I <sub>cc</sub> | Supply Current | | 320<br>250 | mA<br>mA | F <sub>OSC</sub> =33 MHz<br>F <sub>OSC</sub> =25 MHz<br>(tested with device held in<br>reset, inputs held in their<br>inactive state) | | I <sub>IDLE</sub> | Idle Mode Current | | 110<br>85 | mA<br>mA | F <sub>OSC</sub> =33 MHz<br>F <sub>OSC</sub> =25 MHz | | I <sub>PD</sub> | Powerdown Current | | 100 | μА | | | Cs | Pin Capacitance (any pin to V <sub>SS</sub> ) | | 10 | pF | Not tested | Table 10. 3-Volt DC Characteristics | Symbol | Parameter | Min. | Max. | Unit | Test Condition | |-------------------|----------------------------------------------------------------------------------------|------------------------------------------------|-----------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage for all<br>input pins except CLK2,<br>TRST#, RESET, SMI#, and<br>NMI | -0.3 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage for all input pins except CLK2, TRST#, RESET, SMI#, and NMI | 2.0 | V <sub>CC</sub> + 0.3 | V | | | V <sub>ILC</sub> | Input Low Voltage for CLK2,<br>TRST#, RESET, SMI#, and<br>NMI | -0.3 | 0.8 | ٧ | | | V <sub>IHC</sub> | Input High Voltage for CLK2,<br>TRST#, RESET, SMI#, and<br>NMI | V <sub>CC</sub> -0.6 | V <sub>CC</sub> +0.3 | ٧ | | | | Output Low Voltage | | 0.20 | ٧ | $I_{OL} = 100 \mu A, 2.7 \text{ V} \le V_{CC} \le 3.6 \text{ V}$ (LVCMOS) | | V <sub>OL</sub> | All pins except Port 3<br>Port 3 pins (2 max) | | 0.45<br>0.45 | V<br>V | $I_{OL} = 4\text{mA}, 3.0 \text{ V} \le V_{CC} \le 3.6 \text{ V (LVTTL)}$<br>$I_{OL} = 8\text{mA}, 3.0 \text{ V} \le V_{CC} \le 3.6 \text{ V (LVTTL)}$ | | | Output High Voltage | V <sub>CC</sub> -0.2 | | ٧ | I <sub>OH</sub> = -100 μA, 2.7 V≤V <sub>CC</sub> ≤3.6 V<br>(LVCMOS) | | V <sub>OH</sub> | All pins except Port 3<br>Port 3 | V <sub>CC</sub> -0.65<br>V <sub>CC</sub> -0.65 | | V<br>V | $I_{OH}$ = -4mA, 3.0 V $\leq$ V $_{CC}$ $\leq$ 3.6V (LVTTL)<br>$I_{OH}$ = -8mA, 3.0 V $\leq$ V $_{CC}$ $\leq$ 3.6V (LVTTL) | | V <sub>OLC</sub> | CLKOUT | | 0.2<br>0.45 | ٧ | $\begin{split} I_{OL} &= 100 \; \mu A, \; 2.7 \; V \leq V_{CC} \leq 3.6 \; V \\ I_{OL} &= 1 \; mA, \; 3.0 \; V \leq V_{CC} \leq 3.6 \; V \\ (LVTTL) \end{split}$ | | V <sub>OHC</sub> | CLKOUT | V <sub>CC</sub> -0.2<br>V <sub>CC</sub> -0.65 | | V | $\begin{split} I_{OH} &= \text{-}100 \; \mu\text{A}, 2.7 \; \text{V} \leq \text{V}_{CC} \leq 3.6 \; \text{V} \\ I_{OH} &= \text{-}1 \; \text{mA}, 3.0 \; \text{V} \leq \text{V}_{CC} \leq 3.6 \; \text{V} \\ \text{(LVTTL)} \end{split}$ | | I <sub>LI</sub> | Input Leakage Current | | ±5 | μА | $0 \le V_{ N} \le V_{CC}$<br>FLT# is not tested for $I_{L }$ | | I <sub>LO</sub> | Output Leakage Current | | ±15 | μА | $0.45V \le V_{OUT} \le V_{CC}$ | | Icc | Supply Current | | 140<br>110 | mA<br>mA | $\begin{aligned} &F_{\mathrm{OSC}} = 25\mathrm{MHz},V_{\mathrm{CC}} {=} 3.6V \\ &F_{\mathrm{OSC}} = 20\mathrm{MHz},V_{\mathrm{CC}} {=} 3.6V \\ &(\text{tested with device held in reset,} \\ &\text{inputs held in their inactive state}) \end{aligned}$ | | I <sub>IDLE</sub> | Idle Mode Current | | 50<br>40 | mA<br>mA | F <sub>OSC</sub> = 25 MHz, Vcc=3.6 V<br>F <sub>OSC</sub> = 20 MHz, Vcc=3.6 V | | I <sub>PD</sub> | Powerdown Current | | 100 | μΑ | | | Cs | Pin Capacitance (any pin to V <sub>SS</sub> ) | | 10 | pF | Not tested | ## 6.3 AC Specifications Table 11 lists output delays, input setup requirements, and input hold requirements for the 5 V EXTC processor; Table 12 is for the EXTB processor. All AC specifications are relative to the CLK2 rising edge crossing the $V_{CC}/2$ level for the EXTB, or 2.0 Volts for the EXTC. Figures 8 and 9 show the measurement points for AC specifications for the EXTB and EXTC processors. Inputs must be driven to the indicated voltage levels when AC specifications are measured. Output delays are specified with minimum and maximum limits measured as shown. The minimum delay times are hold times provided to external circuitry. Input setup and hold times are specified as minimums, defining the smallest acceptable sampling window. Within the sampling window, a synchronous input signal must be stable for correct operation. Outputs ADS#, W/R#, CS5:0#, UCS#, D/C#, M/IO#, LOCK#, BHE#, BLE#, REFRESH#/CS6#, READY#, LBA#, A25:1, HLDA and SMIACT# change only at the beginning of phase one. D15:0 (write cycles) and PWRDOWN change only at the beginning of phase two. RD# and WR# change to their active states at the beginning of phase two. RD# changes to its inactive state (end of cycle) at the beginning of phase one. See the *Intel386*<sup>TM</sup> *EX Embedded Microprocessor User's Manual* for a detailed explanation of early READY# vs. late READY#. The READY#, HOLD, BUSY#, ERROR#, PEREQ, BS8#, and D15:0 (read cycles) inputs are sampled at the beginning of phase one. The NA#, SMI#, and NMI inputs are sampled at the beginning of phase two. Tx PH2 PH<sub>1</sub> CLK2 В **OUTPUTS** Mir (A25:1,BHE# Valid Valid BLE#,ADS#,M/IO# Output n Output n+1 D/C#W/R#.LOCK# HLDA, SMIACT#) В a Valid **OUTPUTS** Valid (D15:0)Output n Output n+1 **INPUTS** Valid (N/A#,INTR Input NMI,SMI#) INPUTS (READY#,HOLD Valid FLT#,ERROR# BUSY#,PEREQ D15:0,A20) **LEGEND** a - V<sub>CC</sub>/2 b - 2.0V c = 1.5VA - Maximum Output Delay Spec B - Minimum Output Delay Spec C - Minimum Input Setup Spec D - Minimum Input Hold Spec Figure 8. Drive Levels and Measurement Points for AC Specifications (EXTC) Figure 9. Drive Levels and Measurement Points for AC Specifications (EXTB) Table 11. 5-Volt AC Characteristics (Sheet 1 of 5) | Symbol | Parameter | 33 | MHz | 25 | MHz | | |------------------|--------------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------------------------------------------| | | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | Test Condition | | | Operating Frequency | 0 | 33 | 0 | 25 | one-half CLK2 frequency<br>in MHz <sup>(1)</sup> | | t <sub>1</sub> | CLK2 Period | 15 | | 20 | | | | t <sub>2a</sub> | CLK2 High Time | 6.25 | | 7 | | (2) | | t <sub>2b</sub> | CLK2 High Time | 4 | | 4 | | (2) | | t <sub>3a</sub> | CLK2 Low Time | 6.25 | | 7 | | (2) | | t <sub>3b</sub> | CLK2 Low Time | 4.5 | | 5 | | (2) | | t <sub>4</sub> | CLK2 Fall Time | | 4 | | 7 | (2) | | t <sub>5</sub> | CLK2 Rise Time | | 4 | | 7 | (2) | | t <sub>6</sub> | A25:1 Valid Delay | 4 | 21 | 4 | 24 | C <sub>L</sub> = 50 pF | | t <sub>7</sub> | A25:1 Float Delay | 4 | 28 | 4 | 28 | (3) | | t <sub>8</sub> | BHE#, BLE#, LOCK# Valid Delay | 4 | 21 | 4 | 24 | C <sub>L</sub> = 50 pF | | t <sub>8a</sub> | SMIACT# Valid Delay | 4 | 21 | 4 | 24 | C <sub>L</sub> = 50 pF | | t <sub>9</sub> | BHE#, BLE#, LOCK# Float Delay | 4 | 28 | 4 | 28 | (3) | | t <sub>10</sub> | M/IO#, D/C#, W/R#, ADS#,<br>REFRESH# Valid Delay | 4 | 21 | 4 | 24 | C <sub>L</sub> = 50 pF | | t <sub>10a</sub> | RD#, WR# Valid Delay | 4 | 18 | 4 | 22 | | | t <sub>10b</sub> | WR# Valid Delay for the rising edge with respect to phase two (external late READY#) | 4 | 28 | 4 | 28 | (6) | | t <sub>11</sub> | M/IO#, D/C#, W/R#, REFRESH#,<br>ADS# Float Delay | 4 | 28 | 4 | 28 | (3) | | t <sub>12</sub> | D15:0 Write Data Valid Delay | 4 | 23 | 4 | 23 | C <sub>L</sub> = 50 pF | | t <sub>13</sub> | D15:0 Write Data Float delay | 4 | 22 | 4 | 22 | (3) | | t <sub>14</sub> | HLDA Valid Delay | 4 | 18 | 4 | 22 | C <sub>L</sub> = 50 pF | | t <sub>15</sub> | NA# Setup Time | 5 | | 5 | | | | t <sub>16</sub> | NA# Hold Time | 3 | | 3 | | | | t <sub>19</sub> | READY# Setup Time | 8 | | 9 | | | | t <sub>19a</sub> | BS8# Setup Time | 11 | | 11 | | | - Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies. - 2. These are not tested. They are guaranteed by characterization. - Float condition occurs when maximum output current becomes less than I<sub>LO</sub> in magnitude. Float delay is not fully tested. - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. - 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 11. 5-Volt AC Characteristics (Sheet 2 of 5) | | Parameter | 33 | MHz | 25 [ | ИНz | | |------------------|------------------------------------------|--------------|-------------------|--------------|--------------|------------------------| | Symbol | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | Test Condition | | t <sub>20</sub> | READY#, BS8# Hold Time | 4 | | 4 | | | | t <sub>21</sub> | D15:0 Read Setup Time | 7 | | 7 | | | | t <sub>22</sub> | D15:0 Read Hold Time | 4 | | 4 | | | | t <sub>23</sub> | HOLD Setup Time | 8 | | 8 | | | | t <sub>24</sub> | HOLD Hold Time | 3 | | 3 | | | | t <sub>25</sub> | RESET Setup Time | 5 | | 5 | | | | t <sub>26</sub> | RESET Hold Time | 2 | | 3 | | | | t <sub>27</sub> | NMI Setup Time | 6 | | 6 | | (4) | | t <sub>27a</sub> | SMI# Setup Time | 6 | | 6 | | (4) | | t <sub>28</sub> | NMI Hold Time | 6 | | 6 | | (4) | | t <sub>28a</sub> | SMI# Hold Time | 6 | | 6 | | (4) | | t <sub>29</sub> | PEREQ, ERROR#, BUSY# Setup<br>Time | 6 | | 6 | | (4) | | t <sub>30</sub> | PEREQ, ERROR#, BUSY# Hold<br>Time | 5 | | 5 | | (4) | | t <sub>31</sub> | READY# Valid Delay | 4 | 24 | 4 | 26 | C <sub>L</sub> = 30 pF | | t <sub>32</sub> | READY# Float Delay | 4 | 34 | 4 | 34 | | | t <sub>33</sub> | LBA# Valid Delay | 4 | 20 | 4 | 22 | | | t <sub>34</sub> | CS6:0#, UCS# Valid Delay | 4 | 24 (25 in<br>SMM) | 4 | 30 | C <sub>L</sub> = 30 pF | | t <sub>35</sub> | CLKOUT Valid Delay | 2 | 9 | 2 | 14 | C <sub>L</sub> = 30 pF | | t <sub>36</sub> | PWRDOWN Valid Delay | 4 | 15 | 4 | 18 | | | t <sub>41</sub> | A25:1, BHE#, BLE# Valid to WR#<br>Low | 0 | | 0 | | | | t <sub>41a</sub> | UCS#, CS6:0# Valid to WR# Low | 0 | | 0 | | | | t <sub>42</sub> | A25:1, BHE#, BLE# Hold After<br>WR# High | 0 | | 0 | | (6) | | t <sub>42a</sub> | UCS#, CS6:0# Hold after WR#<br>High | 0 | | 0 | | | | t <sub>42b</sub> | A25:1. BHE#, BLE# Hold After<br>WR# High | 10 | | 10 | | (7, 8) | - 1. Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies - 2. These are not tested. They are guaranteed by characterization. - 3. Float condition occurs when maximum output current becomes less than $I_{LO}$ in magnitude. Float delay is not - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes - inactive as a result of READY# falling. 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 11. 5-Volt AC Characteristics (Sheet 3 of 5) | | Parameter | 33 1 | MHz | 25 MHz | | | |------------------|-------------------------------------------|--------------|---------------|--------------|---------------|----------------| | Symbol | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | Test Condition | | t <sub>43</sub> | D15:0 Output Valid to WR# High | 2CLK2<br>-10 | | 2CLK2<br>-10 | | (5) | | t <sub>44</sub> | D15:0 Output Hold After WR# High | CLK2<br>-10 | | CLK2<br>-10 | | | | t <sub>45</sub> | WR# High to D15:0 Float | | CLK2<br>+ 10 | | CLK2<br>+ 10 | (3) | | t <sub>46</sub> | WR# Pulse Width | 2CLK2<br>-10 | | 2CLK2<br>-10 | | (7) | | t <sub>47</sub> | A25:1, BHE#, BLE# Valid to D15:0<br>Valid | | 4CLK2 -<br>28 | | 4CLK2-<br>31 | (5) | | t <sub>47a</sub> | UCS#, CS6:0# Valid to D15-D0<br>Valid | | 4CLK2 -<br>31 | | 4CLK2 -<br>35 | (5) | | t <sub>48</sub> | RD# Low to D15:0 Input Valid | | 3CLK2 –<br>25 | | 3CLK2-<br>29 | (5) | | t <sub>49</sub> | D15:0 Hold After RD# High | 0 | | 0 | | | | t <sub>50</sub> | RD# High to D15:0 Float | | CLK2 | | CLK2 | (3) | | t <sub>51</sub> | A25:1, BHE#, BLE# Hold After<br>RD# High | 0 | | 0 | | | | t <sub>51a</sub> | UCS#, CS6:0# Hold after RD#<br>High | 0 | | 0 | | | | t <sub>52</sub> | RD# Pulse Width | 3CLK2<br>-10 | | 3CLK2<br>-10 | | | | Synchro | nous Serial I/O (SSIO) Unit | | | • | | | | t <sub>100</sub> | STXCLK, SRXCLK Frequency (Master Mode) | | CLK2/8 | | CLK2/8 | (Unit is MHz) | | t <sub>101</sub> | STXCLK, SRXCLK Frequency (Slave Mode) | | CLK2/8 | | CLK2/8 | (Unit is MHz) | | t <sub>102</sub> | STXCLK, SRXCLK Low Time | 7CLK2/2 | | 7CLK2/2 | | (2) | | t <sub>103</sub> | STXCLK, SRXCLK High Time | 7CLK2/2 | | 7CLK2/2 | | (2) | | t <sub>104</sub> | STXCLK Low to SSIOTX Delay | | 3CLK2 | | 3CLK2 | | | t <sub>105</sub> | SSIORX to SRXCLK High Setup<br>Time | 0 | | 0 | | (2) | | t <sub>106</sub> | SSIORX from SRXCLK Hold Time | 3CLK2 | | 3CLK2 | | | - Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies. - 2. These are not tested. They are guaranteed by characterization. - Float condition occurs when maximum output current becomes less than I<sub>LO</sub> in magnitude. Float delay is not fully tested. - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. - 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 11. 5-Volt AC Characteristics (Sheet 4 of 5) | | Parameter | 33 MHz | | 25 MHz | | | |-------------------|---------------------------------------------------------|--------------|--------------|--------------|--------------|----------------| | Symbol | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | Test Condition | | Timer C | ontrol Unit (TCU) Inputs | | | | | | | t <sub>107</sub> | TMRCLKn Frequency | | 8 | | 8 | (Unit is MHz) | | t <sub>108</sub> | TMRCLKn Low | 60 | | 60 | | | | t <sub>109</sub> | TMRCLKn High | 60 | | 60 | | | | t <sub>110</sub> | TMRGATEn High Width | 50 | | 50 | | | | t <sub>111</sub> | TMRGATEn Low Width | 50 | | 50 | | | | t <sub>112</sub> | TMRGATEn to TMRCLK Setup<br>Time (external TMRCLK only) | 10 | | 10 | | | | t <sub>112a</sub> | TMRGATEn to TMRCLK Hold Time (external TMRCLK only) | 11 | | 11 | | | | Timer C | ontrol Unit (TCU) Outputs | | | | | | | t <sub>113</sub> | TMRGATE <i>n</i> Low to TMROUT Valid | | 29 | | 32 | | | t <sub>114</sub> | TMRCLKn Low to TMROUT Valid | | 29 | | 32 | | | Interrup | t Control Unit (ICU) Inputs | | • | • | • | • | | t <sub>115</sub> | D7:0 Setup Time<br>(INTA# Cycle 2) | 7 | | 7 | | | | t <sub>116</sub> | D7:0 Hold Time<br>(INTA# Cycle 2) | 4 | | 4 | | | | Interrup | Control Unit (ICU) Outputs | | • | • | • | • | | t <sub>117</sub> | CLK2 High to CAS2:0 Valid | | 25 | | 28 | | | DMA Un | it Inputs | | • | • | | • | | t <sub>118</sub> | DREQ Setup Time<br>(Sync Mode) | 15 | | 15 | | | | t <sub>119</sub> | DREQ Hold Time<br>(Sync Mode) | 4 | | 4 | | (2) | | t <sub>120</sub> | DREQ Setup Time<br>(Async Mode) | 9 | | 9 | | | | t <sub>121</sub> | DREQ Hold Time<br>(Async Mode) | 9 | | 9 | | (2) | - Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies. - 2. These are not tested. They are guaranteed by characterization. - Float condition occurs when maximum output current becomes less than I<sub>LO</sub> in magnitude. Float delay is not fully tested - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. - 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 11. 5-Volt AC Characteristics (Sheet 5 of 5) | Symbol | Parameter | 33 MHz | | 25 MHz | | | |----------------------|---------------------------------|--------------|--------------|--------------|--------------|----------------| | | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | Test Condition | | t <sub>122</sub> | EOP# Setup Time<br>(Sync Mode) | 15 | | 15 | | | | t <sub>123</sub> | EOP# Hold Time<br>(Sync Mode) | 4 | | 4 | | | | t <sub>124</sub> | EOP# Setup Time<br>(Async Mode) | 9 | | 9 | | | | t <sub>125</sub> | EOP# Hold Time<br>(Async Mode) | 9 | | 9 | | | | DMA Uni | t Outputs | -1 | | | | | | t <sub>126</sub> | DACK# Output Valid Delay | 4 | 21 | 4 | 25 | | | t <sub>127</sub> | EOP# Active Delay | 4 | 25 | 4 | 25 | | | t <sub>128</sub> | EOP# Float Delay | 4 | 25 | 4 | 25 | (3) | | JTAG Test-logic Unit | | | | | | | | t <sub>129</sub> | TCK Frequency | | 10 | | 10 | (Unit is MHz) | - 1. Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies. - 2. These are not tested. They are guaranteed by characterization. - 3. Float condition occurs when maximum output current becomes less than $I_{LO}$ in magnitude. Float delay is not - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes - inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 12. 3-Volt AC Characteristics (Sheet 1 of 5) | Symbol | Devementor | 25 MHz<br>3.0 V to 3.6 V | | 20 MHz<br>2.7 V to 3.6 V | | Test Condition | |------------------|--------------------------------------------------------------------------------------|--------------------------|--------------|--------------------------|--------------|-----------------------------------------------| | Symbol | Parameter | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | lest Condition | | | Operating Frequency | 0 | 25 | 0 | 20 | one-half CLK2 frequency in MHz <sup>(1)</sup> | | t <sub>1</sub> | CLK2 Period | 20 | | 25 | | | | t <sub>2a</sub> | CLK2 High Time | 7 | | 8 | | (2) | | t <sub>2b</sub> | CLK2 High Time | 4 | | 5 | | (2) | | t <sub>3a</sub> | CLK2 Low Time | 7 | | 8 | | (2) | | t <sub>3b</sub> | CLK2 Low Time | 5 | | 6 | | (2) | | t <sub>4</sub> | CLK2 Fall Time | | 7 | | 8 | (2) | | t <sub>5</sub> | CLK2 Rise Time | | 7 | | 8 | (2) | | t <sub>6</sub> | A25:1 Valid Delay | 4 | 32 | 4 | 36 | C <sub>L</sub> = 50 pF | | t <sub>7</sub> | A25:1 Float Delay | 4 | 29 | 4 | 36 | (3) | | t <sub>8</sub> | BHE#, BLE#, LOCK# Valid<br>Delay | 4 | 32 | 4 | 34 | C <sub>L</sub> = 50 pF | | t <sub>8a</sub> | SMIACT# Valid Delay | 4 | 32 | 4 | 34 | C <sub>L</sub> = 50 pF | | t <sub>9</sub> | BHE#, BLE#, LOCK# Float<br>Delay | 4 | 23 | 4 | 32 | (3) | | t <sub>10</sub> | M/IO#, D/C#, W/R#, ADS#,<br>REFRESH# Valid Delay | 4 | 32 | 4 | 34 | C <sub>L</sub> = 50 pF | | t <sub>10a</sub> | RD#, WR# Valid Delay | 4 | 30 | 4 | 32 | | | t <sub>10b</sub> | WR# Valid Delay for the rising edge with respect to phase two (external late READY#) | 4 | 37 | 4 | 37 | (6) | | t <sub>11</sub> | M/IO#, D/C#, W/R#,<br>REFRESH#, ADS# Float<br>Delay | 4 | 30 | 4 | 34 | (3) | | t <sub>12</sub> | D15:0 Write Data Valid Delay | 4 | 31 | 4 | 34 | C <sub>L</sub> = 50 pF | | t <sub>13</sub> | D15:0 Write Data Float delay | 4 | 20 | 4 | 28 | (3) | | t <sub>14</sub> | HLDA Valid Delay | 4 | 30 | 4 | 32 | C <sub>L</sub> = 50 pF | | t <sub>15</sub> | NA# Setup Time | 9 | | 9 | | | | t <sub>16</sub> | NA# Hold Time | 12 | | 15 | | | # NOTE: - Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies. - 2. These are not tested. They are guaranteed by characterization. - Float condition occurs when maximum output current becomes less than I<sub>LO</sub> in magnitude. Float delay is not fully tested. - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. - 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 12. 3-Volt AC Characteristics (Sheet 2 of 5) | Symbol | Parameter | 25 MHz<br>3.0 V to 3.6 V | | 20 MHz<br>2.7 V to 3.6 V | | Tank Com diking | |------------------|------------------------------------------|--------------------------|-------------------|--------------------------|--------------|------------------------| | | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | - Test Condition | | t <sub>19</sub> | READY# Setup Time | 15 | | 17 | | | | t <sub>19a</sub> | BS8# Setup Time | 17 | | 19 | | | | t <sub>20</sub> | READY#, BS8# Hold Time | 4 | | 4 | | | | t <sub>21</sub> | D15:0 Read Setup Time | 9 | | 11 | | | | t <sub>22</sub> | D15:0 Read Hold Time | 6 | | 6 | | | | t <sub>23</sub> | HOLD Setup Time | 17 | | 22 | | | | t <sub>24</sub> | HOLD Hold Time | 5 | | 5 | | | | t <sub>25</sub> | RESET Setup Time | 12 | | 13 | | | | t <sub>26</sub> | RESET Hold Time | 4 | | 4 | | | | t <sub>27</sub> | NMI Setup Time | 16 | | 16 | | (4) | | t <sub>27a</sub> | SMI# Setup Time | 16 | | 16 | | (4) | | t <sub>28</sub> | NMI Hold Time | 16 | | 16 | | (4) | | t <sub>28a</sub> | SMI# Hold Time | 16 | | 16 | | (4) | | t <sub>29</sub> | PEREQ, ERROR#, BUSY#<br>Setup Time | 14 | | 16 | | (4) | | t <sub>30</sub> | PEREQ, ERROR#, BUSY#<br>Hold Time | 5 | | 5 | | (4) | | t <sub>31</sub> | READY# Valid Delay | 4 | 33 | 4 | 42 | C <sub>L</sub> = 30 pF | | t <sub>32</sub> | READY# Float Delay | 4 | 33 | 4 | 42 | | | t <sub>33</sub> | LBA# Valid Delay | 4 | 31 | 4 | 40 | | | t <sub>34</sub> | CS6:0#, UCS# Valid Delay | 4 | 33 (34 in<br>SMM) | 4 | 42 | C <sub>L</sub> = 30 pF | | t <sub>35</sub> | CLKOUT Valid Delay | 4 | 14 | 4 | 18 | C <sub>L</sub> = 30 pF | | t <sub>36</sub> | PWRDOWN Valid Delay | 4 | 26 | 4 | 29 | | | t <sub>41</sub> | A25:1, BHE#, BLE# Valid to<br>WR# Low | 0 | | 0 | | | | t <sub>41a</sub> | UCS#, CS6:0# Valid to WR#<br>Low | 0 | | 0 | | | | t <sub>42</sub> | A25:1, BHE#, BLE# Hold<br>After WR# High | 0 | | 0 | | (6) | # NOTE: - Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies. - 2. These are not tested. They are guaranteed by characterization. - Float condition occurs when maximum output current becomes less than I<sub>LO</sub> in magnitude. Float delay is not fully tested. - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. - 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 12. 3-Volt AC Characteristics (Sheet 3 of 5) | Symbol | Parameter | 25 MHz<br>3.0 V to 3.6 V | | 20 MHz<br>2.7 V to 3.6 V | | To al O an dision | |------------------|-------------------------------------------|--------------------------|---------------|--------------------------|---------------|-------------------| | | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | Test Condition | | t <sub>42a</sub> | UCS#, CS6:0# Hold after<br>WR# High | 0 | | 0 | | | | t <sub>42b</sub> | A25:1. BHE#, BLE# Hold<br>After WR# High | 10 | | 10 | | (7, 8) | | t <sub>43</sub> | D15:0 Output Valid to WR#<br>High | 2CLK2<br>- 10 | | 2CLK2<br>- 10 | | (5) | | t <sub>44</sub> | D15:0 Output Hold After WR#<br>High | CLK2<br>-10 | | CLK2<br>-10 | | | | t <sub>45</sub> | WR# High to D15:0 Float | | CLK2<br>+ 10 | | CLK2<br>+10 | (3) | | t <sub>46</sub> | WR# Pulse Width | 2CLK2<br>-10 | | 2CLK2<br>-10 | | (7) | | t <sub>47</sub> | A25:1, BHE#, BLE# Valid to D15:0 Valid | | 4CLK2-<br>41 | | 4CLK2<br>- 45 | (5) | | t <sub>47a</sub> | UCS#, CS6:0# Valid to D15-<br>D0 Valid | | 4CLK2 -<br>42 | | 4CLK2<br>- 53 | (5) | | t <sub>48</sub> | RD# Low to D15:0 Input Valid | | 3CLK2-<br>39 | | 3CLK2<br>- 43 | (5) | | t <sub>49</sub> | D15:0 Hold After RD# High | 0 | | 0 | | | | t <sub>50</sub> | RD# High to D15:0 Float | | CLK2 | | CLK2 | (3) | | t <sub>51</sub> | A25:1, BHE#, BLE# Hold<br>After RD# High | 0 | | 0 | | | | t <sub>51a</sub> | UCS#, CS6:0# Hold after<br>RD# High | 0 | | 0 | | | | t <sub>52</sub> | RD# Pulse Width | 3CLK2<br>-13 | | 3CLK2<br>-15 | | | | Synchro | nous Serial I/O (SSIO) Unit | 1 | | 1 | | 1 | | t <sub>100</sub> | STXCLK, SRXCLK<br>Frequency (Master Mode) | | CLK2/8 | | CLK2/8 | (Unit is MHz) | | t <sub>101</sub> | STXCLK, SRXCLK<br>Frequency (Slave Mode) | | CLK2/8 | | CLK2/8 | (Unit is MHz) | | t <sub>102</sub> | STXCLK, SRXCLK Low Time | 7CLK2/<br>2 | | 7CLK2/<br>2 | | (2) | # NOTE: - Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies. - These are not tested. They are guaranteed by characterization. - Float condition occurs when maximum output current becomes less than I<sub>LO</sub> in magnitude. Float delay is not fully tested. - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. - 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 12. 3-Volt AC Characteristics (Sheet 4 of 5) | Symbol | Parameter | 25 MHz<br>3.0 V to 3.6 V | | 20 MHz<br>2.7 V to 3.6 V | | Test Condition | |-------------------|------------------------------------------------------------|--------------------------|--------------|--------------------------|--------------|----------------| | | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | rest Condition | | t <sub>103</sub> | STXCLK, SRXCLK High Time | 7CLK2/<br>2 | | 7CLK2/<br>2 | | (2) | | t <sub>104</sub> | STXCLK Low to SSIOTX<br>Delay | | 3CLK2 | | 3CLK2 | | | t <sub>105</sub> | SSIORX to SRXCLK High<br>Setup Time | 0 | | 0 | | (2) | | t <sub>106</sub> | SSIORX from SRXCLK Hold<br>Time | 3CLK2 | | 3CLK2 | | | | Timer Co | ontrol Unit (TCU) Inputs | • | | | • | | | t <sub>107</sub> | TMRCLK <i>n</i> Frequency | | 8 | | 8 | (Unit is MHz) | | t <sub>108</sub> | TMRCLK <i>n</i> Low | 60 | | 60 | | | | t <sub>109</sub> | TMRCLK <i>n</i> High | 60 | | 60 | | | | t <sub>110</sub> | TMRGATEn High Width | 50 | | 50 | | | | t <sub>111</sub> | TMRGATEn Low Width | 50 | | 50 | | | | t <sub>112</sub> | TMRGATEn to TMRCLK<br>Setup Time (external<br>TMRCLK only) | 10 | | 15 | | | | t <sub>112a</sub> | TMRGATEn to TMRCLK Hold Time (external TMRCLK only) | 19 | | 19 | | | | Timer Co | ontrol Unit (TCU) Outputs | | | | | | | t <sub>113</sub> | TMRGATEn Low to TMROUT Valid | | 44 | | 52 | | | t <sub>114</sub> | TMRCLKn Low to TMROUT Valid | | 48 | | 52 | | ### NOTE - Tested at maximum operating frequency and guaranteed by design characterization at lower operating frequencies. - 2. These are not tested. They are guaranteed by characterization. - Float condition occurs when maximum output current becomes less than I<sub>LO</sub> in magnitude. Float delay is not fully tested. - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. - 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. - 8. This specification applies if READY# is generated internally. Table 12. 3-Volt AC Characteristics (Sheet 5 of 5) | Symbol | Parameter | 25 MHz<br>3.0 V to 3.6 V | | 20 MHz<br>2.7 V to 3.6 V | | Test Condition | |------------------|------------------------------------|--------------------------|--------------|--------------------------|--------------|------------------| | | | Min.<br>(ns) | Max.<br>(ns) | Min.<br>(ns) | Max.<br>(ns) | - rest Condition | | Interrupt | Control Unit (ICU) Inputs | | | 1 | | 1 | | t <sub>115</sub> | D7:0 Setup Time<br>(INTA# Cycle 2) | 9 | | 11 | | | | t <sub>116</sub> | D7:0 Hold Time<br>(INTA# Cycle 2) | 6 | | 6 | | | | Interrupt | Control Unit (ICU) Outputs | | | • | • | • | | t <sub>117</sub> | CLK2 High to CAS2:0 Valid | | 36 | | 46 | | | DMA Uni | it Inputs | 1 | | 1 | | | | t <sub>118</sub> | DREQ Setup Time<br>(Sync Mode) | 19 | | 21 | | | | t <sub>119</sub> | DREQ Hold Time<br>(Sync Mode) | 4 | | 4 | | (2) | | t <sub>120</sub> | DREQ Setup Time<br>(Async Mode) | 11 | | 11 | | | | t <sub>121</sub> | DREQ Hold Time<br>(Async Mode) | 11 | | 11 | | (2) | | t <sub>122</sub> | EOP# Setup Time<br>(Sync Mode) | 17 | | 21 | | | | t <sub>123</sub> | EOP# Hold Time<br>(Sync Mode) | 4 | | 4 | | | | t <sub>124</sub> | EOP# Setup Time<br>(Async Mode) | 11 | | 11 | | | | t <sub>125</sub> | EOP# Hold Time<br>(Async Mode) | 11 | | 11 | | | | DMA Uni | it Outputs | • | • | | • | • | | t <sub>126</sub> | DACK# Output Valid Delay | 4 | 31 | 4 | 33 | | | t <sub>127</sub> | EOP# Active Delay | 4 | 27 | 4 | 33 | | | t <sub>128</sub> | EOP# Float Delay | 4 | 27 | 4 | 33 | (3) | | JTAG Te | st-logic Unit | 1 | ı | 1 | | 1 | | t <sub>129</sub> | TCK Frequency | | 10 | | 10 | (Unit is MHz) | - 1. Tested at maximum operating frequency and guaranteed by design characterization at lower operating - 2. These are not tested. They are guaranteed by characterization. - 3. Float condition occurs when maximum output current becomes less than $I_{LO}$ in magnitude. Float delay is not - 4. These inputs may be asynchronous to CLK2. The setup and hold specifications are given to ensure recognition within a specific CLK2 period. - 5. These specifications are for information only and are not tested. They are intended to assist the designer in selecting memory speeds. For each wait state in the design add two CLK2 cycles to the specification. - 6. This specification assumes that READY# goes active after the rising edge of phase 2, so that WR# goes inactive as a result of READY# falling. - 7. This specification assumes that READY# goes active before the rising edge of phase 2, so that WR# goes inactive as a result of phase 2 rising. 8. This specification applies if READY# is generated internally. Figure 10. AC Test Loads Figure 11. CLK2 Waveform Figure 12. AC Timing Waveforms — Input Setup and Hold Timing A2737-01 Figure 13. AC Timing Waveforms — Output Valid Delay Timing Figure 14. AC Timing Waveforms — Output Valid Delay Timing for External Late READY# HLDA Figure 15. AC Timing Waveforms — Output Float Delay and HLDA Valid Delay Timing Figure 16. AC Timing Waveforms — RESET Setup and Hold Timing and Internal Phase Figure 17. AC Timing Waveforms — Relative Signal Timing Figure 18. AC Timing Waveforms — SSIO Timing Figure 19. AC Timing Waveforms — Timer/Counter Timing # 7.0 Bus Cycle Waveforms Figures 20 through 30 present various bus cycles that are generated by the processor. What is shown in the figure is the relationship of the various bus signals to CLK2. These figures along with the information present in AC Specifications allow the user to determine critical timing analysis for a given application. Figure 20. Basic Internal and External Bus Cycles Figure 22. Pipelined Address Cycle Figure 24. Basic External Bus Cycles Figure 26. Halt Cycle Figure 27. Basic Refresh Cycle Figure 29. LOCK# Signal During Address Pipelining Figure 30. Interrupt Acknowledge Cycles