# 67413A/67413 First-In First-Out (FIFO) 64 x 5 Memory ### Features/Benefits - High-speed 35 MHz shift-in/shift-out rates - · High-drive capability - Three-state outputs - Half-full and Almost-full/Empty status flags - Structured pinouts. Output pins directly opposite corresponding input pins. - Asynchronous operation - TTL-compatible inputs and outputs ### **Description** The 67413A is a high-speed, 64x5 First-In-First-Out (FIFO) memory which operates at 35-MHz input/output rates (67413 operates at 25-MHz in-out). The data is loaded and emptied on a first-in-first-out basis. It is a three-state device with high-drive ( $I_{\rm OL}$ = 24 mA) data outputs. These devices can be connected in parallel to give FIFOs of any word length. It has a Half-full flag (thirty-two or more words full) and an almost full/empty flag (fifty-six or more words or eight or less words). The main applications of 67413A, 67413 are rate buffers; sourcing and absorbing data at different rates. Other applications are high-speed tape and disk controllers, data communications systems and plotter control systems. ### **Ordering Information** | Part<br>Number | Package | Temp | Description | |----------------|---------|------|---------------| | 67413A | CD 020 | Com | 35 MHz in/out | | 67413 | CD 020 | Com | 25 MHz in/out | ### **Pin Configuration** Publication # Rev. Amendment 10678 A /0 Issue Date: May 1988 ### **Absolute Maximum Ratings** | Supply voltage V <sub>CC</sub> | | |--------------------------------|-----------------| | Input voltage | 1.5 to 7 V | | Off-state output voltage | -0.5 to 5.5 V | | Storage temperature | -65°C to +150°C | | Storage temperature | 00 0 10 100 0 | # **Operating Conditions** | SYMBOL | PARAMETER | FIGURE | MIN | 67413A<br>TYP | MAX | MIN | 67413<br>TYP | MAX | UNIT | |--------|-------------------------------|--------|------|---------------|------|------|--------------|------|------| | VCC | Supply voltage | | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | ٧ | | TA | Operating free-air temperatue | | 0 | | 75 | 0 | | 75 | °C | | tsint | Shift in HIGH time | 1 | 9 | | | 16 | | | ns | | tsilt | Shift in LOW time | 1 | 17 | | | 20 | | | ns | | tips | Input data setup | 1 | 2 | | | 3 | | | ns | | tIDH | Input data hold time | 1 | 15 | | | 25 | | | ns | | tsont | Shift Out HIGH time | 5 | 9 | | | 16 | | | ns | | tsol | Shift Out LOW time | 5 | 17 | | | 20 | | | ns | | tMRW | Master Reset pulse | 10 | 30 | | | 35 | | | ns | | tMRS | Master Reset to SI | 10 | 35 | | | 35 | | | ns | # Switching Characteristics Over Operating Conditions | SYMBOL | PARAMETER | FIGURE | MIN | 67413A<br>TYP | MAX | MIN | 67413<br>TYP | мах | UNIT | |--------------------|------------------------------------|--------|----------|---------------|---------------|-----|--------------|-----|------| | fIN | Shift in rate | 1 | DC<br>DC | | ††30<br>†††35 | DC | | 25 | MHz | | t <sub>IRL</sub> † | Shift In 1 to Input Ready LOW | 1 | | 12 | 18 | | 12 | 28 | ns | | tIBH† | Shift In ↓ to Input Ready HIGH | 1 | | 14 | 20 | | 14 | 25 | ns | | four | Shift Out rate | 5 | DC<br>DC | | ††30<br>†††35 | DC | | 25 | MHz | | tORL† | Shift Out 1 to Output Ready LOW | 5 | | 12 | 18 | | 12 | 28 | ns | | torent | Shift Out † to Output Ready HIGH | 5 | | 14 | 20 | | 14 | 25 | ns | | tODH† | Output Data Hold (previous word) | 5 | 12 | | | | 10 | | ns | | tops | Output Data Shift (next word) | 5 | | | 34 | | | 40 | ns | | tPT | Data throughput or "fall through" | 4, 8 | | 510 | 650 | | 510 | 750 | ns | | †MRORL | Master Reset ↓ to Output Ready LOW | 10 | | 18 | 28 | | 18 | 30 | ns | | tMRIRH | Master Reset 1 to Input Ready HIGH | 10 | | 21 | 28 | | 21 | 30 | ns | | tMRIRL | Master Reset I Input Ready LOW* | 10 | | 18 | 28 | | 18 | 30 | ns | | tMRO* | Master Reset ↓ to Outputs LOW | 10 | | 32 | 45 | | 32 | 55 | ns | Note: Typicals at 5 V V $_{CC}$ and 25°C T $_{A}$ . 67413A/67413 <sup>\*</sup> If the FIFO is not full (IR High), MR low forces IR low, followed by IR returning high when MR goes high. <sup>†</sup> See AC test and high-speed application note. <sup>††</sup> Tested <sup>†††</sup> Guaranteed by design (see test load). ### Switching Characteristics Over Operating Conditions (continued) | SYMBOL | PARAMETER | FIGURE | MIN | 67413A<br>TYP | MAX | MIN | 67413<br>TYP | MAX | UNIT | |------------------|----------------------------------|--------|-----|---------------|-----|-----|--------------|-----|------| | tipH | Input ready pulse HIGH | 4 | 5 | 12 | | 5 | 12 | | ns | | <sup>t</sup> OPH | Output ready pulse HIGH | 8 | 5 | 12 | | 5 | 12 | | ns | | tORD | Output ready! HIGH to Data Valid | 5 | | | 18 | | | 20 | ns | | tAEH* | Shift Out 1 to AF/E HIGH | 11 | | 100 | 135 | | 100 | 145 | ns | | tAEL* | Shift In 1 to AF/E LOW | 11 | | 450 | 600 | | 450 | 650 | ns | | tAFL* | Shift Out 1 to AF/E LOW | 12 | | 450 | 600 | | 450 | 650 | ns | | tAFH* | Shift In † AF/E HIGH | 12 | | 100 | 135 | | 100 | 145 | ns | | tHFH* | Shift In 1 to HF HIGH | 13 | | 280 | 360 | | 280 | 380 | ns | | tHFL* | Shift Out 1 to HF LOW | 13 | | 280 | 360 | | 280 | 380 | ns | | tPHZ | | Α | - | 14 | 25 | | 14 | 30 | | | tPLZ | Output Disable Delay | Α | | 14 | 25 | | 14 | 30 | ns | | t <sub>PZL</sub> | | Α | | 14 | 25 | | 14 | 30 | | | <sup>t</sup> PZH | Output Enable Delay | Α | | 24 | 38 | | 24 | 50 | ns | Note: Input rise and fall time (10%-90%) = 2.5 ns. \* See timing diagram for explanation of parameters. ### 67413A/67413 ### **Standard Test Load** Input Pulse Amplitude = 3V Input Rise and Fall Time (10%–90%) = 2.5 ns Measurements made at 1.5 V # **Design Test Load** | loL | R1 | R2 | |-------|-------|--------| | 24 mA | 200 Ω | 300 Ω | | 8 mA | 600 Ω | 1200 Ω | # Typical I<sub>CC</sub> vs Temperature (V<sub>CC</sub> = MAX) # 67413 Switching Characteristics Over Operating Conditions (continued) | SYMBOL | PARAMETER | FIGURE | MIN | COMMERCIAL<br>TYP | MAX | UNIT | |--------------------|-----------------------------------|--------|-----|-------------------|-----|------| | t <sub>IPH</sub> | Input ready pulse HIGH | 4 | 5 | 12 | | ns | | <sup>t</sup> OPH | Output ready pulse HIGH | 8 | 5 | 12 | | ns | | <sup>t</sup> ORD | Output ready † HIGH to Data Valid | 5 | | | 20 | ns | | tAEH* | Shift Out 1 to AF/E HIGH | 11 | | 100 | 145 | ns | | tAEL* | Shift In 1 to AF/E LOW | 11 | | 450 | 650 | ns | | tAFL* | Shift Out 1 to AF/E LOW | 12 | | 450 | 650 | ns | | t <sub>AFH</sub> * | Shift In 1 to AF/E HIGH | 12 | | 100 | 145 | ns | | tHFH* | Shift In 1 to HF HIGH | 13 | | 280 | 380 | ns | | tHFL* | Shift Out 1 to HF LOW | 13 | | 280 | 380 | ns | | t <sub>PHZ</sub> | | А | | 14 | 30 | ns | | t <sub>PLZ</sub> | Output Disable Delay | A | | 14 | 30 | ns | | t <sub>PZL</sub> | | А | | 14 | 30 | ns | | ¹PZH | Output Enable Delay | Α | | 24 | 50 | ns | Note: Input rise and fall time (10%-90%) = 2.5 ns. <sup>\*</sup> See timing diagram for explanation of parameters. # **Absolute Maximum Ratings** | Supply voltage V <sub>CC</sub> 0.5 V to | o 7 V | |-----------------------------------------|-------| | input voltage1.5 V to | o 7 V | | Off-state output voltage0.5 V to | 5.5 V | | Storage temperature65° to +15 | 50° C | # 67413 Operating Conditions Over Temperature Range | SYMBOL | PARAMETER | FIGURE | MIN | COMMERCIAL<br>TYP | MAX | UNIT | |--------------------|--------------------------------|--------|------|-------------------|------|------| | v <sub>CC</sub> | Supply voltage | | 4.75 | 5 | 5.25 | V | | TA | Operating free-air temperature | | 0 | | 75 | °C | | t <sub>SIH</sub> † | Shift in HIGH time | 1 | 16 | | | ns | | t <sub>SIL</sub> † | Shift in LOW time | 1 | 20 | | | ns | | tiDS | Input data set up | 1 | 3 | | | ns | | tiDH | Input data hold time | . 1 | 25 | | | ns | | tson† | Shift Out HIGH time | 5 | 16 | | | ns | | tSOL | Shift Out LOW time | 5 | 20 | | | ns | | tMRW | Master Reset pulse † | 10 | 35 | | | ns | | t <sub>MRS</sub> | Master Reset to SI | 10 | 35 | | | ns | ## 67413 Switching Characteristics Over Temperature Range | SYMBOL | PARAMETER | FIGURE | MIN | COMMERCIAL<br>TYP | MAX | UNIT | |-------------------------------|------------------------------------|--------|-----|-------------------|-----|------| | fIN | Shift in rate | 1 | DC | | 25 | MHz | | t <sub>IRL</sub> † | Shift In 1 to Input Ready LOW | 1 | | 12 | 28 | ns | | t <sub>IRH</sub> † | Shift In I to Input Ready HIGH | 1 | | 14 | 25 | ns | | fout | Shift Out rate | 5 | DC | | 25 | MHz | | tORL† | Shift Out 1 to Output Ready LOW | 5 | | 12 | 28 | ns | | <sup>t</sup> ORH <sup>†</sup> | Shift Out I to Output Ready HIGH | 5 | | 14 | 25 | ns | | tODH <sup>†</sup> | Output Data Hold (previous word) | 5 | 10 | | | ns | | tops | Output Data Shift (next word) | 5 | | | 40 | ns | | t <sub>PT</sub> | Data throughput or "fall through" | 4,8 | | 510 | 750 | ns | | <sup>t</sup> MRORL | Master Reset I to Output Ready LOW | 10 | | 18 | 30 | ns | | <sup>t</sup> MRIRH | Master Reset 1 to Input Ready HIGH | 10 | | 21 | 30 | ns | | <sup>t</sup> MRIRL | Master Reset Input Ready LOW* | 10 | | 18 | 30 | ns | | t <sub>MRO</sub> | Master Reset↓ to Outputs LOW | 10 | | 32 | 55 | ns | Note: Typicals at 5 V V<sub>CC</sub> and 25°C T<sub>A</sub>. <sup>\*</sup> If the FIFO is not full (IR High), $\overline{\text{MR}}$ low forces IR low, followed by IR returning high when $\overline{\text{MR}}$ goes high. <sup>†</sup> See AC test and high-speed application note. ### **Electrical Characteristics** Over Operating Conditions | SYMBOL | PARAMETER | | TEST CONDITION | | | | | UNIT | |-----------------|-------------------------------|------------------------------|-----------------------------------------------|-----------------|------------------------------------|-----|-------|------| | VIL | Low-level input voltage | | | | | | | V | | VIH | High-level input voltage | | | | | | | ٧ | | V <sub>IC</sub> | Input clamp voltage | V <sub>CC</sub> = MIN | CC = MIN II = -18 mA | | | | | V | | IIL | Low-level input current | V <sub>CC</sub> = MAX | / <sub>CC</sub> = MAX V <sub>I</sub> = 0.45 V | | | | | μА | | l <sub>IH</sub> | High-level input current | V <sub>CC</sub> = MAX | C = MAX V <sub>I</sub> = 2.4 V | | | | 50 | μА | | l <sub>1</sub> | Maximum input current | V <sub>CC</sub> = MAX | V <sub>1</sub> = 5.5 V | | 1 | mA | | | | | Low-level output voltage | oltage V <sub>CC</sub> = MIN | IOL (Data outputs) | 67413A<br>67413 | 24 mA | | | | | V <sub>OL</sub> | | | I <sub>OL</sub> (IR, OR) | 67413A<br>67413 | 8 mA†† | 0.8 | 0.5 | v | | | | | IOL (Flag outputs) | 67413A<br>67413 | 8 mA | | | | | | | | IOH (Data outputs) | | -3.0 mA | | | | | VOH | High-level output voltage . | V <sub>CC</sub> = MIN | I <sub>OH</sub> (IR,OR) | | 67413A<br>67413 -0.9 mA<br>-0.9 mA | 2.4 | | V | | | | | I <sub>OH</sub> (Flag outputs) | 0. 1.0 | | ] | | | | los | Output short-circuit current* | V <sub>CC</sub> = MAX | X V <sub>O</sub> = 0 V | | | -20 | -90 | mA | | I <sub>HZ</sub> | Off state output current | V <sub>CC</sub> = MAX | CC = MAX VO = 2.4 V | | | | +20 | μΑ | | ILZ | Off-state output current | V <sub>CC</sub> = MAX | C = MAX VO = 0.4 V | | | | | μΑ | | lcc | Supply current | V <sub>CC</sub> = MAX. | All inputs low. All outpur | ts open. (6741 | 3A/67413) | | **240 | mA | Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second. ### **Functional Description** #### Data Input After power up the Master Reset is pulsed low (Figure 10) to prepare the FIFO to accept data in the first location. Master Reset must be applied prior to use to ensure proper operation. When Input Ready (IR) is HIGH the first location is ready to accept data from the Dy inputs. Data then present at the data inputs is entered into the first location when the Shift-In (SI) is brought HIGH. A SI HIGH signal causes the IR to go LOW. Once data is entered into the first cell, the transfer of data in any full cell to the adjacent (downstream) empty cell is automatically activated by an on-chip control. Thus data will stack up at the end of the device (while empty locations will "bubble" to the front when data is shifted out). tpt defines the time required for the first data to travel from input to the output of a previously empty device. When SI is brought LOW and the FIFO is not full, IR will go HIGH, indicating more room is available. If the memory is full, IR will remain LOW. #### **Data Output** Data is read from the $O_X$ outputs. When data is shifted to the output stage, Output Ready (OR) goes HIGH, indicating the presence of valid data. When the OR is HIGH, data may be shifted out by bringing the Shift Out (SO) HIGH. A HIGH signal at SO causes the OR to go LOW. Valid data is maintained while the SO is HIGH. When SO is brought LOW the upstream data, provided that there is valid upstream data, is shifted to the output stage. When new valid data is shifted to the output stage, OR goes HIGH. If the FIFO is emptied, OR stays LOW and Data output will not be valid. Input Ready and Output Ready may also be used as status signals indicating that the FIFO is completely full (Input Ready stays LOW for at least tp<sub>T</sub>) or completely empty (Output Ready stays LOW for at least tp<sub>T</sub>). ### **AC Test and High-Speed App. Notes** Since the FIFO is a very-high-speed device, care must be exercised in the design of the hardware and the timing utilized within the design. The internal shift rate of the FIFO typically exceeds 60 MHz in operation. Device grounding and decoupling is crucial to correct operation as the FIFO will respond to very small glitches due to long reflective lines, high capacitances and/or poor supply decoupling and grounding. Monolithic Memories recommends a monolithic ceramic capacitor of 0.1 µF directly between VCC and GND with very short lead length. In addition, <sup>\*\*</sup> See curve for I<sub>CC</sub> vs. temp. There are absolute voltages with respect to GND (PIN 8 or 9) and includes all overshoots due to test equipment. <sup>††</sup> Care should be taken to minimize as much as possible the DC and capacitive load on IR and OR when operating at frequencies above 25 MHz. care must be exercised in how the timing is set up and how the parameters are measured. For example, since an AND gate function is associated with both the Shift-In-Input Ready combination, as well as the Shift-Out-Output Ready combination, timing measurements may be misleading, i.e., rising edge of the Shift-In pulse is not recognized until Input Ready is HIGH. If Input Ready is not high due to (a) too high a frequency, or (b) FIFO being full or effected by Master Reset, the Shift-In activity will be ignored. This will affect the device from a funcitonal standpoint, and will also cause the "effective" timing of Input Data Hold time ( $T_{IDH}$ ) and the next activity of Input Ready ( $T_{IRL}$ ) to be extended relative to Shift-ingoing HIGH. This same type of problem is also related to $T_{IRH}$ , $T_{ORL}$ and $T_{ORH}$ as related to Shift-Out. Data outputs driving a bus should be limited to 10 MHz frequency. For high-speed applications, proper grounding technique is essential. Figure 1. Input Timing Figure 2. Typical Waveforms for 35 MHz Shift-In Data Rate (67413A) Figure 3. The Mechanism of Shifting Data into the FIFO - 1 Input Ready HIGH indicates space is available and a Shift-In pulse may be applied. - (2) Input Data is loaded into the first word. The Data from the first word is released for "fall-through" to second word. - 3 Input Ready goes LOW indicating the first word is full. - (4) Shift-In going LOW allows Input Ready to sense the status of first word. The first word is now empty as indicated by Input Ready HIGH. - If the second word is already full then the data remains at the first word. Since the FIFO is now full Input Ready remains low. Note: Shift-In pulses applied while Input Ready is LOW will be ignored (See Figure 5). Figure 4. Data is Shifted in Whenever Shift in and input Ready are Both HIGH - 1 FIFO is initially full. - ② Shift Out pulse is applied. An empty location starts "bubbling" to the front. - 3 Shift In is held HIGH - 4 As soon as Input Ready becomes HIGH the Input Data is loaded into the first word. Figure 5. Output Timing - 1 The diagram assumes that at this time, words 63, 62 and 61 are loaded with A, B and C Data, respectively. - 2 Output data changes on the falling edge of SO after a valid Shift-Out Sequence, i.e. OR and SO are both high together. Figure 6. Typical Waveforms for 35 MHz Shift-Out Data Rate (67413A) - 1 The diagram assumes that at this time words 63, 62 and 61 are loaded with A, B and C Data, respectively. - 2 Data in the first crosshatched region may be A or B Data. Figure 7. The Mechanism of Shifting Data Out of the FIFO - ① Output Ready HIGH indicates that data is available and a Shift-Out pulse may be applied. - Shift-Out goes HIGH causing the contents of word 62 (B-Data) to be released for fall-through to word 63. Output data remains as valid A-Data while Shift-Out is HIGH. - 3 Output Ready goes LOW. - ( Shift-out goes LOW causing Output Ready to go HIGH and new data (B) to appear at the data outputs. - (5) If the FIFO has only one word loaded (A-Data) then Output Ready stays LOW and the output data becomes invalid. Figure 8. tpT and tOPH Specification FIFO initially empty. Figure 9. Data is Shifted Out Whenever Shift Out and Output Ready are Both HIGH - (1) Word 63 is empty. - Output Ready goes HIGH indicating arrival of the new data. - New data (A) arrives at the outputs (word 63). - Since Shift Out is held HIGH, Output Ready goes immediately LOW, - As soon as Shift Out goes LOW the Output Data is subject to change. Output Ready will go HIGH or LOW depending on whether there are any additional upstream words in the FIFO. Figure 10. Master Reset Timing 1 FIFO is partially full. Figure 11. taeH, taeL Specifications 1) FIFO contains 9 words (one more than almost empty). Figure 12. $t_{AFH}$ , $t_{AFL}$ Specifications 1 FIFO contains 55 words (one short of almost full) Figure 13. t<sub>HFL</sub>, t<sub>HFH</sub> Specifications 1 FIFO contains 31 words (one short of half full). Figure 14. 64x15 FIFO with 67413A/67413 FIFOs are expandable in width. However, in forming wider words two external gates are required to generate composite Input and Output Ready flags. This requirement is due to the different fall through times of the FIFOs. Figure 15. Application for 67413A "Slow and Steady Rate to Fast 'Blocked Rate' " Note: Cascading the FIFO's in word width is done by ANDing the IR and OR as shown in Figure 14. ### **Three-State Test Load** ### **Design Test Load** #### Notes: A. All diodes are 1N916 or 1N3064. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily. - D. When measuring propagation delay times of three-state outputs, switches S1 and S2 are closed.