# **R2J20651ANP** # Integrated Driver – MOS FET (DrMOS) REJ03G1792-0101 Rev.1.01 Aug 19, 2009 ### **Description** The R2J20651ANP multi-chip module incorporates a high-side MOS FET, low-side MOS FET, and MOS-FET driver in a single QFN package. The on and off timing of the power MOS FET is optimized by the built-in driver, making this device suitable for large-current buck converters. The chip also incorporates a high-side bootstrap Schottky barrier diode (SBD), eliminating the need for an external SBD for this purpose. #### **Features** - Compliant with Intel 6 × 6 DrMOS specification - Built-in power MOS FET suitable for applications with 5 V/12 V input - Built-in driver circuit which matches the power MOS FET - Built-in tri-state input function which can support a number of PWM controllers - VIN operating-voltage range: 16 V max - High-frequency operation (above 1 MHz) possible - Large average output current (Max. 35 A) - Achieve low power dissipation - Controllable driver: Remote on/off - Low-side MOS FET disabled function for DCM operation - Built-in thermal warning - Built-in Schottky diode for bootstrapping - Small package: QFN40 (6 mm $\times$ 6 mm $\times$ 0.95 mm) - Terminal Pb-free/Halogen-free #### **Outline** ## **Block Diagram** Notes: 1. Truth table for the DISBL# pin. | DISBL# Input | Driver Chip Status | |--------------|----------------------------| | "L" | Shutdown (GL, GH = "L") | | "Open" | Shutdown (GL, GH = "L") | | "H" | Enable (GL, GH = "Active") | 2. Truth table for the LSDBL# pin. | LSDBL# Input | GL Status | |--------------|-----------| | "L" | "L" | | "Open" | "Active" | | "H" | "Active" | 3. Output signal from the UVL block 4. Output signal from the THWN block #### **Pin Arrangement** Note: All die-pads (three pads in total) should be soldered to PCB. # **Pin Description** | Pin Name | Pin No. | Description | Remarks | |--------------------------|----------------------|------------------------------------|-------------------------------------------------| | LSDBL# | 1 | Low-side gate disable | When asserted "L" signal, Low-side gate disable | | VCIN | 2 | Control input voltage (+5 V input) | Driver Vcc input | | VDRV | 3 | Gate supply voltage (+5 V input) | 5 V gate drive | | BOOT | 4 | Bootstrap voltage pin | To be supplied +5 V through internal SBD | | CGND | 5, 37, Pad | Control signal ground | Should be connected to PGND externally | | GH | 6 | High-side gate signal | Pin for Monitor | | VIN | 8 to 14, Pad | Input voltage | | | VSWH | 7, 15, 29 to 35, Pad | Phase output/Switch output | | | PGND | 16 to 28 | Power ground | | | GL | 36 | Low-side gate signal | Pin for Monitor | | THWN | 38 | Thermal warning | Thermal warning when over 130°C | | DISBL# 39 Signal disable | | Signal disable | Disabled when DISBL# is "L" | | PWM | 40 | PWM drive logic input | 5 V logic input | # **Absolute Maximum Ratings** $(Ta = 25^{\circ}C)$ | Item | Symbol | Rating | Units | Note | |--------------------------------|----------------|--------------------|-------|------| | Power dissipation | Pt(25) | 25 | W | 1 | | | Pt(110) | 8 | | | | Average output current | lout | 35 | А | | | Input voltage | VIN (DC) | -0.3 to +16 | V | 2 | | | VIN (AC) | 20 | | 2, 3 | | Supply voltage & Drive voltage | VCIN & VDRV | -0.3 to +6 | V | 2 | | Switch node voltage | VSWH (DC) | 16 | V | 2 | | | VSWH (AC) | 25 | | 2, 3 | | BOOT voltage | VBOOT (DC) | 22 | V | 2 | | | VBOOT (AC) | 25 | | 2, 3 | | I/O voltage | Vpwm, Vdisble, | -0.3 to VCIN + 0.3 | V | 2, 4 | | | VIsdbl, Vthwn | | | | | Operating junction temperature | Tj-opr | -40 to +150 | °C | | | Storage temperature | Tstg | -55 to +150 | °C | | Notes: 1. Pt(25) represents a PCB temperature of 25°C, and Pt(110) represents 110°C. - 2. Rated voltages are relative to voltages on the CGND and PGND pins. - 3. The specification values indicated "AC" are limited within 100 ns. - 4. VCIN + 0.3 V < 6 V # **Recommended Operating Condition** | Item | Symbol | Rating | Units | Note | |--------------------------------|-------------|------------|-------|------| | Input voltage | VIN | 4.5 to 14 | V | | | Supply voltage & Drive voltage | VCIN & VDRV | 4.5 to 5.5 | V | | # **Electrical Characteristics** (Ta = 25°C, VCIN = 5 V, VDRV = 5 V, VSWH = 0 V, unless otherwise specified) | Item | | Symbol | Min | Тур | Max | Units | Test Conditions | |---------|-------------------------------|----------------------------------|-------------|-------|-------------|-------|---------------------------| | Supply | VCIN start threshold | V <sub>H</sub> | 3.1 | 3.5 | 3.9 | V | | | | VCIN shutdown threshold | V <sub>L</sub> | 2.7 | 3.0 | 3.3 | V | | | | UVLO hysteresis | dUVL | _ | 0.5 | _ | V | $V_H - V_L$ | | | VCIN operating current | I <sub>CIN</sub> | _ | 29 | _ | mA | f <sub>PWM</sub> = 1 MHz, | | | | | | | | | Ton_pwm = 120 ns | | | VCIN disable current | I <sub>CIN-DISBL</sub> | _ | _ | 50 | μΑ | DISBL# = 0 V, PWM = 0 V, | | | | | | | | | LSDBL# = Open | | PWM | PWM rising threshold | $V_{H-PWM}$ | 3.3 | 3.7 | 4.1 | V | | | input | PWM falling threshold | $V_{L-PWM}$ | 0.9 | 1.2 | 1.5 | V | | | | PWM input resistance | R <sub>IN-PWM</sub> | 10 | 20 | 40 | kΩ | PWM = 1 V | | | Tri-state shutdown window | V <sub>IN-SD</sub> | $V_{L-PWM}$ | _ | $V_{H-PWM}$ | V | | | | Shutdown hold-off time | t <sub>HOLD-OFF</sub> *1 | _ | 100 | _ | ns | | | DISBL# | Disable threshold | V <sub>DISBL</sub> | 0.9 | 1.2 | 1.5 | V | | | input | Enable threshold | V <sub>ENBL</sub> | 1.9 | 2.4 | 2.9 | V | | | | Input current | I <sub>DISBL</sub> | _ | 0.5 | 2.0 | μΑ | DISBL# = 1 V | | LSDBL# | Low-side activation threshold | V <sub>LSDBLH</sub> | 1.9 | 2.4 | 2.9 | V | | | input | Low-side disable threshold | V <sub>LSDBLL</sub> | 0.9 | 1.2 | 1.5 | V | | | | Input current | I <sub>LSDBL</sub> | -54 | -27 | -13.5 | μΑ | LSDBL# = 1 V | | Thermal | Warning temperature | T <sub>THWN</sub> * <sup>1</sup> | 110 | 130 | _ | °C | Driver IC temperature | | warning | Temperature hysteresis | T <sub>HYS</sub> *1 | _ | 15 | _ | °C | | | | THWN on resistance | R <sub>THWN</sub> *1 | 1.0 | 2.5 | 4.0 | kΩ | THWN = 1 V | | | THWN leakage current | I <sub>LEAK</sub> | _ | 0.001 | 1.0 | μΑ | THWN = 5 V | Note: 1. Reference values for design. Not 100% tested in production. #### **Pin Connection** # **Typical Application** ## (1) 12 V Input Power # (2) 5 V Input Power #### **Test Circuit** ### **Typical Data** ## Typical Data (cont.) #### **Description of Operation** The DrMOS multi-chip module incorporates a high-side MOS FET, low-side MOS FET, and MOS-FET driver in a single QFN package. Since the parasitic inductance between each chip is extremely small, the module is highly suitable for use in buck converters to be operated at high frequencies. The control timing between the high-side MOS FET, low-side MOS FET, and driver is optimized so that high efficiency can be obtained at low output-voltage. #### **VCIN & DISBL#** The VCIN pin is connected to the UVL (under-voltage lockout) module, so that the driver is disabled as long as VCIN is 3.5 V or less. On cancellation of UVL, the driver remains enabled until the UVL input is driven to 3.0 V or less. The signal on pin DISBL# also enables or disables the circuit. Voltages from -0.3 V to VCIN can be applied to the DISBL# pin, so on/off control by a logic IC or the use of a resistor, etc., to pull the DISBL# line up to VCIN are both possible. | VCIN | DISBL# | Driver State | |------|--------|----------------------| | L | * | Disable (GL, GH = L) | | Н | L | Disable (GL, GH = L) | | Н | Н | Active | | Н | Open | Disable (GL, GH = L) | #### PWM & LSDBL# The PWM pin is the signal input pin for the driver chip. The input-voltage range is -0.3 V to (VCIN + 0.3 V). When the PWM input is high, the gate of the high-side MOS FET (GH) is high and the gate of the low-side MOS FET (GL) is low. | PWM | GH | GL | |-----|----|----| | L | L | Н | | Н | Н | L | The LSDBL# pin is the low-side gate disable pin for "Discontinuous Conduction Mode (DCM)" when LSDBL# is low. Figure 1 shows the typical high-side and low-side gate switching and inductor current (IL) during Continuous Conduction Mode (CCM) and low-side gate disabled when asserting low-side disable signal. This pin is internally pulled up to VCIN with 150 $k\Omega$ resistor. When low-side disable function is not used, keep this pin open or pulled up to VCIN. Figure 1.1 Typical Signals During CCM Figure 1.2 Typical Signals during Low-Side Disable Operation The PWM input is TTL level and has hysteresis. When the signal route from the control IC is high impedance, the tristate function turns off the high- and low-side MOS FETs. This function operates when the PWM input signal stays in the input hysteresis window for 100 ns (typ.). After the tri-state mode has been entered and GH and GL have become low, a PWM input voltage of 3.7 V or more is required to make the circuit return to normal operation. Figure 2 The equivalent circuit for the PWM-pin input is shown in the next figure. M1 is in the ON state during normal operation; after the PWM input signal has stayed in the hysteresis window for 100 ns (typ.) and the tri-state detection signal has been driven high, the transistor M1 is turned off. When VCIN is powered up, M1 is started in the OFF state regardless of PWM Low or Open state. After PWM is asserted high signal, M1 becomes ON and shifts to normal operation. Figure 3 Equivalent Circuit for the PWM-pin Input #### **THWN** This thermal warning feature is the indication of the high temperature status. THWN is an open drain logic output signal and need to connect a pull-up resistor (ex. 51 k $\Omega$ ) to THWN for systems with the thermal warning implementation. When the chip temperature of the internal driver IC becomes over 130°C, thermal warning function operates. This signal is only indication for the system controller and does not disable DrMOS operation. When thermal warning function is not used, keep this pin open. Figure 4 #### **MOS FETs** The MOS FETs incorporated in R2J20651ANP are highly suitable for synchronous-rectification buck conversion. For the high-side MOS FET, the drain is connected to the VIN pin and the source is connected to the VSWH pin. For the low-side MOS FET, the drain is connected to the VSWH pin and the source is connected to the PGND pin. ### **PCB Layout Example** Figure 5 shows an example of the PCB layout for the R2J20651ANP. Placing several ceramic capacitors (e.g. $10~\mu F$ ) between VIN and PGND can be expected to the decreasing switching noise and improvement of efficiency. In that case, it is necessary to connect each GND pattern with low impedance by using other PCB layers. Moreover, by taking the wide VSWH pattern, the effect of letting the heat from the low side MOS FET can be expected. When R2J20651ANP is mounted on a small substrate like POL module, the temperature rising of the device could be eased if the thermal via-hole is added under the pad of VIN and VSWH. Figure 5 R2J20651ANP PCB Layout Example (Top View) # **Footprint Example** (Unit: mm) Figure 6 Footprint Example ## **Package Dimensions** # **Ordering Information** | Part Name | Quantity | Shipping Container | | |----------------|----------|--------------------|--| | R2J20651ANP#G3 | 2500 pcs | Taping Reel | | | R2J20651ANP#13 | 250 pcs | Tray | | #### Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the development is satisfied. The procedure is such as the development of dev #### **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. #### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510