# International Rectifier June 1, 2011 **IRS2608DSPbF** ## HALF-BRIDGE DRIVER #### **Features** - Floating channel designed for bootstrap operation Fully operational to +600 V Tolerant to negative transient voltage dV/dt immune - Gate drive supply range from 10 V to 20 V - Undervoltage lockout for both channels - 3.3 V, 5 V and 15 V input logic compatible - Cross-conduction prevention logic - Matched propagation delay for both channels - High side output in phase with HIN input - Low side output out of phase with LIN input - Internal 530 ns dead-time - Lower di/dt gate driver for better noise immunity - Integrated bootstrap diode - Suitable for both trapezoidal and sinusoidal motor control - RoHS compliant ## **Packages** 8-Lead SOIC ## **Applications:** - \*Air Conditioner - \*Micro/Mini Inverter Drives - \*General Purpose Inverters - \*Motor Control # **Description** The IRS2608D(S) is a high voltage, high speed power MOSFET an IGBT driver with dependent high and low side referenced output channels. Proprietary HVIC and latch immune CMOS technologies enable ruggedized monolithic construction. The logic input is compatible with standard CMOS or LSTTL output, down to 3.3 V logic. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. The floating channel can be used to drive an N-channel power MOSFET or 1GBT in the high side configuration which operates up to 600 V. # Qualification Information<sup>†</sup> | Qualification inform | ation | | | | | |----------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | Industrial <sup>††</sup> | | | | | Qualification Level | | Comments: This IC has passed JEDEC's Industrial qualification. IR's Consumer qualification level is granted by extension of the higher Industrial level. | | | | | Moisture Sensitivity Level | | MSL2, 260°C<br>(per IPC/JEDEC J-STD-020) | | | | | | Human Body Model | Class 2<br>(per JEDEC standard JESD22-A114) | | | | | ESD | Machine Model | Class B (per EIA/JEDEC standard EIA/JESD22-A115) | | | | | IC Latch-Up Test | | Class I, Level A<br>(per JESD78) | | | | | RoHS Compliant | | Yes | | | | - † Qualification standards can be found at International Rectifier's web site <a href="http://www.irf.com/">http://www.irf.com/</a> - †† Higher qualification ratings may be available should the user have such requirements. Please contact your International Rectifier sales representative for further information. # **Absolute Maximum Ratings** Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. | Symbol | Definition | Min. | Max. | Units | |---------------------|-------------------------------------------|------------------------------------------|-----------------------|-------| | V <sub>B</sub> | High side floating absolute voltage | -0.3 | 620 | | | Vs | High side floating supply offset voltage | V <sub>B</sub> - 20 | V <sub>B</sub> + 0.3 | | | V <sub>HO</sub> | High side floating output voltage | V <sub>S</sub> - 0.3 | V <sub>B</sub> + 0.3 | | | V <sub>CC</sub> | Low side and logic fixed supply voltage | -0.3 | 20 | V | | V <sub>LO</sub> | Low side output voltage | -0.3 | V <sub>CC</sub> + 0.3 | | | V <sub>IN</sub> | Logic input voltage (HIN & LIN) | COM -0.3 | V <sub>CC</sub> + 0.3 | | | СОМ | Logic ground | V <sub>CC</sub> - 20 | V <sub>CC</sub> + 0.3 | | | dV <sub>S</sub> /dt | Allowable offset supply voltage transient | _ | 50 | V/ns | | P <sub>D</sub> | Package power dissipation @ TA ≤ +25°C | _ | 0.625 | W | | Rth <sub>JA</sub> | Thermal resistance, junction to ambient | al resistance, junction to ambient — 200 | | °C/W | | TJ | Junction temperature | _ | 150 | | | Ts | Storage temperature | -50 | 150 | °C | | TL | Lead temperature (soldering, 10 seconds) | | 300 | | # **Recommended Operating Conditions** For proper operation the device should be used within the recommended conditions. The $V_S$ and COM offset rating are tested with all supplies biased at 15V differential. | Symbol | Definition | Min. | Max. | Units | |-----------------|----------------------------------------------------|--------------------|--------------------|-------| | V <sub>B</sub> | High side floating supply absolute voltage | V <sub>S</sub> +10 | V <sub>S</sub> +20 | | | Vs | Static High side floating supply offset voltage | COM- 8(Note 1) | 600 | | | $V_{St}$ | Transient High side floating supply offset voltage | -50 (Note2) | 600 | | | $V_{HO}$ | High side floating output voltage | Vs | $V_{B}$ | V | | $V_{CC}$ | Low side and logic fixed supply voltage | 10 | 20 | | | $V_{LO}$ | Low side output voltage | 0 | V <sub>CC</sub> | | | V <sub>IN</sub> | Logic input voltage | COM | Vcc | | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | Note 1: Logic operational for $V_S$ of -8 V to +600 V. Logic state held for $V_S$ of -8 V to - $V_{BS}$ . **Note 2:** Operational for transient negative VS of COM - 50 V with a 50 ns pulse width. Guaranteed by design. Refer to the Application Information section of this datasheet for more details. # **Dynamic Electrical Characteristics** $V_{BIAS}$ ( $V_{CC}$ , $V_{BS}$ ) = 15 V, COM = $V_{CC}$ , $C_L$ = 1000 pF, $T_A$ = 25°C. | Symbol | Definition | Min | Тур | Max | Units | Test Conditions | |------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------------------------------------| | t <sub>on</sub> | Turn-on propagation delay | 120 | 250 | 380 | | V <sub>S</sub> = 0 V or 600 V | | t <sub>off</sub> | Turn-off propagation delay | 120 | 250 | 380 | | V <sub>S</sub> = 0 V or 600 V | | MT | Delay matching $t_{on -} t_{off}$ | _ | _ | 60 | | | | tr | Turn-on rise time | _ | 150 | 220 | | V <sub>S</sub> = 0 V | | t <sub>f</sub> | Turn-off fall time | _ | 50 | 80 | nsec | V <sub>S</sub> = 0 V | | DT | Deadtime: LO turn-off to HO turn-on(DT <sub>LO-HO)</sub> & HO turn-off to LO turn-on (DT <sub>HO-LO)</sub> | 350 | 530 | 800 | | $V_{IN} = 0 \text{ V & 5 V}$<br>Without external | | MT | Delay matching time (ton, toff) | _ | _ | 60 | | | | MDT | Deadtime matching = DT <sub>LO-HO</sub> - DT <sub>HO-LO</sub> | _ | _ | 60 | | deadtime | ## **Static Electrical Characteristics** $V_{BIAS}$ ( $V_{CC}$ , $V_{BS}$ ) = 15V, and $T_A$ = 25°C unless otherwise <u>specified</u>. The $V_{IL}$ , $V_{IH}$ and $I_{IN}$ parameters are referenced to COM and are applicable to the respective input leads: HIN and LIN. The $V_{O}$ , $I_{O}$ and Ron parameters are referenced to COM and are applicable to the respective output leads: HO and LO. | Symbol | Definition | | Тур | Max | Units | Test Conditions | |------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------------------------|-------------------------------------------| | V <sub>IH</sub> | Logic "1" input voltage for HIN & logic "0" for LIN | _ | _ | 2.2 | | | | V <sub>IL</sub> | Logic "0" input voltage for HIN & logic "1" for $\overline{\sf LIN}$ | 0.8 | _ | _ | V | | | V <sub>OH</sub> | High level output voltage, $V_{\text{BIAS}}$ - $V_{\text{O}}$ | | | V | I <sub>O</sub> = 20 mA | | | V <sub>OL</sub> | Low level output voltage, Vo | _ | 0.3 | 0.6 | | | | I <sub>LK</sub> | Offset supply leakage current | _ | _ | 50 | | V <sub>B</sub> = V <sub>S</sub> = 600 V | | I <sub>QBS</sub> | Quiescent V <sub>BS</sub> supply current | _ | 45 | 70 | | V <sub>IN</sub> = 0 V or 4 V | | Iqcc | Quiescent V <sub>CC</sub> supply current | 1000 | 1700 | 3000 | μA | V <sub>IN</sub> = 0 V or 4 V | | I <sub>IN+</sub> | Logic "1" input bias current | | 15 | 30 | | V <sub>IN</sub> = 4 V | | I <sub>IN-</sub> | Logic "0" input bias current | _ | 10 | 20 | | $V_{IN} = 0 V$ | | V <sub>CCUV+</sub><br>V <sub>BSUV+</sub> | $V_{\text{CC}}$ and $V_{\text{BS}}$ supply undervoltage positive going threshold | 8.0 | 8.9 | 9.8 | | | | $V_{\text{CCUV-}} \ V_{\text{BSUV-}}$ | $V_{\text{CC}}\text{and}V_{\text{BS}}$ supply undervoltage negative going threshold | 7.4 | 8.2 | 9.0 | V | | | V <sub>CCUVH</sub><br>V <sub>BSUVH</sub> | Hysteresis | _ | 0.7 | _ | | | | I <sub>O+</sub> | Output high short circuit pulsed current | 120 | 200 | | mA | $V_O = 0 V$ ,<br>PW $\leq 10 \text{ us}$ | | lo- | Output low short circuit pulsed current | 250 | 350 | _ | IIIA | $V_O = 15 V$ ,<br>PW $\leq 10 \text{ us}$ | | Rbs | Bootstrap resistance | | 200 | _ | Ohm | | # **Functional Block Diagrams** # **Lead Definitions** | Symbol | Description | | |-----------------|-------------------------------------------------------------|--| | HIN | Logic input for high side gate driver output (HO), in phase | | | LIN | Logic input for low side driver output (LO), out of phase | | | $V_B$ | High side floating supply | | | НО | High side gate drive output | | | Vs | High side floating supply return | | | V <sub>cc</sub> | Low side and logic fixed supply | | | LO | Low side gate drive output | | | COM | Low side return | | # **Lead Assignments** ## **Application Information and Additional Details** Informations regarding the following topics are included as subsections within this section of the datasheet. - IGBT/MOSFET Gate Drive - Switching and Timing Relationships - Deadtime - Matched Propagation Delays - Input Logic Compatibility - Undervoltage Lockout Protection - Shoot-Through Protection - Integrated Bootstrap Functionality - Negative V<sub>S</sub> Transient SOA - PCB Layout Tips - Integrated Bootstrap FET limitation - Additional Documentation #### **IGBT/MOSFET Gate Drive** The IRS2608D HVICs are designed to drive MOSFET or IGBT power devices. Figures 1 and 2 illustrate several parameters associated with the gate drive functionality of the HVIC. The output current of the HVIC, used to drive the gate of the power switch, is defined as $I_O$ . The voltage that drives the gate of the external power switch is defined as $V_{HO}$ for the high-side power switch and $V_{LO}$ for the low-side power switch; this parameter is sometimes generically called $V_{OUT}$ and in this case does not differentiate between the high-side or low-side output voltage. Figure 1: HVIC sourcing current Figure 2: HVIC sinking current #### **Switching and Timing Relationships** The relationships between the input and output signals of the IRS2608D are illustrated below in Figures 3, 4. From these figures, we can see the definitions of several timing parameters (i.e., $PW_{IN}$ , $PW_{OUT}$ , $t_{ON}$ , $t_{OFF}$ , $t_{R}$ , and $t_{F}$ ) associated with this device. Figure 3: Switching time waveforms Figure 4: Input/output timing diagram #### **Deadtime** This family of HVICs features integrated deadtime protection circuitry. The deadtime for these ICs is fixed; other ICs within IR's HVIC portfolio feature programmable deadtime for greater design flexibility. The deadtime feature inserts a time period (a minimum deadtime) in which both the high- and low-side power switches are held off; this is done to ensure that the power switch being turned off has fully turned off before the second power switch is turned on. This minimum deadtime is automatically inserter whenever the external deadtime is shorter than DT; external deadtimes larger than DT are not modified by the gate driver. Figure 5 illustrates the deadtime period and the relationship between the output gate signals. The deadtime circuitry of the IRS2608D is matched with respect to the high- and low-side outputs. Figure 5 defines the two deadtime parameters (i.e., $DT_{LO-HO}$ and $DT_{HO-LO}$ ); the deadtime matching parameter (MDT) associated with the IRS2608D specifies the maximum difference between $DT_{LO-HO}$ and $DT_{HO-LO}$ . #### **Matched Propagation Delays** The IRS2608D family of HVICs is designed with propagation delay matching circuitry. With this feature, the IC's response at the output to a signal at the input requires approximately the same time duration (i.e., $t_{ON}$ , $t_{OFF}$ ) for both the low-side channels and the high-side channels; the maximum difference is specified by the delay matching parameter (MT). The propagation turn-on delay ( $t_{ON}$ ) of the IRS2608D is matched to the propagation turn-on delay ( $t_{OFF}$ ). MDT= DTLO-HO - DTHO-LO Figure 5: Delay Matching Waveform Definition #### **Input Logic Compatibility** The inputs of this IC are compatible with standard CMOS and TTL outputs. The IRS2608D has been designed to be compatible with 3.3 V and 5 V logic-level signals. The IRS2608D features an integrated 5.2 V Zener clamp on the /LIN. Figure 6 illustrates an input signal to the IRS2608D, its input threshold values, and the logic state of the IC as a result of the input signal. Figure 6: HIN & LIN input thresholds #### **Undervoltage Lockout Protection** This family of ICs provides undervoltage lockout protection on both the $V_{CC}$ (logic and low-side circuitry) power supply and the $V_{BS}$ (high-side circuitry) power supply. Figure 7 is used to illustrate this concept; $V_{CC}$ (or $V_{BS}$ ) is plotted over time and as the waveform crosses the UVLO threshold ( $V_{CCUV+/-}$ or $V_{BSUV+/-}$ ) the undervoltage protection is enabled or disabled. Upon power-up, should the $V_{CC}$ voltage fail to reach the $V_{CCUV^+}$ threshold, the IC will not turn-on. Additionally, if the $V_{CC}$ voltage decreases below the $V_{CCUV^-}$ threshold during operation, the undervoltage lockout circuitry will recognize a fault condition and shutdown the high- and low-side gate drive outputs, and the FAULT pin will transition to the low state to inform the controller of the fault condition. Upon power-up, should the $V_{BS}$ voltage fail to reach the $V_{BSUV}$ threshold, the IC will not turn-on. Additionally, if the $V_{BS}$ voltage decreases below the $V_{BSUV}$ threshold during operation, the undervoltage lockout circuitry will recognize a fault condition, and shutdown the high-side gate drive outputs of the IC. The UVLO protection ensures that the IC drives the external power devices only when the gate supply voltage is sufficient to fully enhance the power devices. Without this feature, the gates of the external power switch could be driven with a low voltage, resulting in the power switch conducting current while the channel impedance is high; this could result in very high conduction losses within the power device and could lead to power device failure. Figure 7: UVLO protection #### **Shoot-Through Protection** The IRS2608D high-voltage ICs is equipped with shoot-through protection circuitry (also known as cross-conduction prevention circuitry). #### **Integrated Bootstrap Functionality** The IRS2608D embeds an integrated bootstrap FET that allows an alternative drive of the bootstrap supply for a wide range of applications. A bootstrap FET is connected between the floating supply V<sub>B</sub> and V<sub>CC</sub> (see Fig. 8). Figure 8: Semplified BootFET connection The bootstrap FET is suitable for most PWM modulation schemes, including trapezoidal control, and can be used either in parallel with the external bootstrap network (diode+ resistor) or as a replacement of it. The use of the integrated bootstrap as a replacement of the external bootstrap network may have some limitations in the following situations: - When the motor runs at a very low current (so that the negative phase voltage decay can be longer than 20us) and complementary PWM is not used. - At a very high PWM duty cycle due to the bootstrap FET equivalent resistance (R<sub>BS</sub>, see page 3). The summary for the bootstrap state follows: - Bootstrap turns-off (immediately) or stays off when at least one of the following conditions are met: - 1- HO goes/is high - 2- $V_B$ goes/is high (> 1.1\* $V_{CC}$ ) - Bootstrap turns-on when: - 1- LO is high (low side is on) **AND** $V_B$ is low (< 1.1( $V_{CC}$ )) - 2- LO and HO are low after a LIN transition from H to L (HB output is in tri-state) **AND** $V_B$ goes low (<1.1\* $V_{CC}$ ) before a fixed time of 20us. - 3- LO and HO are low after a HIN transition from H to L (HB output is in tri-state) **AND** $V_B$ goes low (<1.1( $V_{CC}$ )) before a retriggerable time of 20us. In this case the time counter is kept in reset state until VB goes high (>1.1 $V_{CC}$ ). Please refer to the BootFET timing diagram for more details. Figure 9: BootFET timing diagram #### Negative V<sub>S</sub> Transient SOA A common problem in today's high-power switching converters is the transient response of the switch node's voltage as the power switches transition on and off quickly while carrying a large current. A typical 3-phase inverter circuit is shown in Figure 10; here we define the power switches and diodes of the inverter. If the high-side switch (e.g., the IGBT Q1 in Figures 11 and 12) switches off, while the U phase current is flowing to an inductive load, a current commutation occurs from high-side switch (Q1) to the diode (D2) in parallel with the low-side switch of the same inverter leg. At the same instance, the voltage node $V_{S1}$ , swings from the positive DC bus voltage to the negative DC bus voltage. Figure 10: Three phase inverter Figure 11: Q1 conducting Figure 12: D2 conducting Also when the V phase current flows from the inductive load back to the inverter (see Figures 13 and 14), and Q4 IGBT switches on, the current commutation occurs from D3 to Q4. At the same instance, the voltage node, $V_{S2}$ , swings from the positive DC bus voltage to the negative DC bus voltage. Figure 13: D3 conducting Figure 14: Q4 conducting However, in a real inverter circuit, the $V_S$ voltage swing does not stop at the level of the negative DC bus, rather it swings below the level of the negative DC bus. This undershoot voltage is called "negative $V_S$ transient". The circuit shown in Figure 15 depicts one leg of the three phase inverter; Figures 16 and 17 show a simplified illustration of the commutation of the current between Q1 and D2. The parasitic inductances in the power circuit from the die bonding to the PCB tracks are lumped together in $L_C$ and $L_E$ for each IGBT. When the high-side switch is on, $V_{S1}$ is below the DC+ voltage by the voltage drops associated with the power switch and the parasitic elements of the circuit. When the high-side power switch turns off, the load current momentarily flows in the low-side freewheeling diode due to the inductive load connected to $V_{S1}$ (the load is not shown in these figures). This current flows from the DC- bus (which is connected to the COM pin of the HVIC) to the load and a negative voltage between $V_{S1}$ and the DC- Bus is induced (i.e., the COM pin of the HVIC is at a higher potential than the $V_S$ pin). In a typical motor drive system, dV/dt is typically designed to be in the range of 3-5 V/ns. The negative $V_S$ transient voltage can exceed this range during some events such as short circuit and over-current shutdown, when di/dt is greater than in normal operation. International Rectifier's HVICs have been designed for the robustness required in many of today's demanding applications. An indication of the IRS2608D's robustness can be seen in Figure 18, where there is represented the IRS2608D Safe Operating Area at $V_{BS}$ =15V based on repetitive negative $V_{S}$ spikes. A negative $V_{S}$ transient voltage falling in the grey area (outside SOA) may lead to IC permanent damage; viceversa unwanted functional anomalies or permanent damage to the IC do not appear if negative Vs transients fall inside SOA. At $V_{BS}$ =15V in case of -V<sub>S</sub> transients greater than -16.5 V for a period of time greater than 50 ns; the HVIC will hold by design the high-side outputs in the off state for 4.5 $\mu$ s. Figure 18: Negative V<sub>S</sub> transient SOA for IRS2608D @ VBS=15V Even though the IRS2608D has been shown able to handle these large negative $V_S$ transient conditions, it is highly recommended that the circuit designer always limit the negative $V_S$ transients as much as possible by careful PCB layout and component use. #### **PCB Layout Tips** <u>Distance between high and low voltage components:</u> It's strongly recommended to place the components tied to the floating voltage pins ( $V_B$ and $V_S$ ) near the respective high voltage portions of the device. Please see the Case Outline information in this datasheet for the details. <u>Ground Plane:</u> In order to minimize noise coupling, the ground plane should not be placed under or near the high voltage floating side. Gate Drive Loops: Current loops behave like antennas and are able to receive and transmit EM noise (see Figure 19). In order to reduce the EM coupling and improve the power switch turn on/off performance, the gate drive loops must be reduced as much as possible. Moreover, current can be injected inside the gate drive loop via the IGBT collector-to-gate parasitic capacitance. The parasitic auto-inductance of the gate loop contributes to developing a voltage across the gate-emitter, thus increasing the possibility of a self turn-on effect. Figure 19: Antenna Loops <u>Supply Capacitor:</u> It is recommended to place a bypass capacitor ( $C_{IN}$ ) between the $V_{CC}$ and COM pins. A ceramic 1 $\mu$ F ceramic capacitor is suitable for most applications. This component should be placed as close as possible to the pins in order to reduce parasitic elements. Routing and Placement: Power stage PCB parasitic elements can contribute to large negative voltage transients at the switch node; it is recommended to limit the phase voltage negative transients. In order to avoid such conditions, it is recommended to 1) minimize the high-side emitter to low-side collector distance, and 2) minimize the low-side emitter to negative bus rail stray inductance. However, where negative $V_S$ spikes remain excessive, further steps may be taken to reduce the spike. This includes placing a resistor (5 $\Omega$ or less) between the $V_S$ pin and the switch node (see Figure 20), and in some cases using a clamping diode between COM and $V_S$ (see Figure 21). See DT04-4 at <a href="https://www.irf.com">www.irf.com</a> for more detailed information. Figure 20: V<sub>S</sub> resistor Figure 21: V<sub>s</sub> clamping diode ### Integrated Bootstrap FET limitation The integrated Bootstrap FET functionality has an operational limitation under the following bias conditions applied to the HVIC: - VCC pin voltage = 0V AND - VS or VB pin voltage > 0 In the absence of a VCC bias, the integrated bootstrap FET voltage blocking capability is compromised and a current conduction path is created between VCC & VB pins, as illustrated in Fig.22 below, resulting in power loss and possible damage to the HVIC. Figure 22: Current conduction path between VCC and VB pin #### Relevant Application Situations: The above mentioned bias condition may be encountered under the following situations: - In a motor control application, a permanent magnet motor naturally rotating while VCC power is OFF. In this condition, Back EMF is generated at a motor terminal which causes high voltage bias on VS nodes resulting unwanted current flow to VCC. - Potential situations in other applications where VS/VB node voltage potential increases before the VCC voltage is available (for example due to sequencing delays in SMPS supplying VCC bias) #### **Application Workaround:** Insertion of a standard p-n junction diode between VCC pin of IC and positive terminal of VCC capacitors (as illustrated in Fig.23) prevents current conduction "out-of" VCC pin of gate driver IC. It is important not to connect the VCC capacitor directly to pin of IC. Diode selection is based on 25V rating or above & current capability aligned to ICC consumption of IC - 100mA should cover most application situations. As an example, Part number # LL4154 from Diodes Inc (25V/150mA standard diode) can be used. Figure 23: Diode insertion between VCC pin and VCC capacitor Note that the forward voltage drop on the diode (VF) must be taken into account when biasing the VCC pin of the IC to meet UVLO requirements. VCC pin Bias = VCC Supply Voltage – VF of Diode. #### **Additional Documentation** Several technical documents related to the use of HVICs are available at <a href="www.irf.com">www.irf.com</a>; use the Site Search function and the document number to quickly locate them. Below is a short list of some of these documents. DT97-3: Managing Transients in Control IC Driven Power Stages AN-1123: Bootstrap Network Analysis: Focusing on the Integrated Bootstrap Functionality DT04-4: Using Monolithic High Voltage Gate Drivers AN-978: HV Floating MOS-Gate Driver ICs #### Parameters trend in temperature Figures 24-43 provide information on the experimental performance of the IRS2608D(S) HVIC. The line plotted in each figure is generated from actual lab data. A large number of individual samples from multiple wafer lots were tested at three temperatures (-40 °C, 25 °C, and 125 °C) in order to generate the experimental (Exp.) curve. The line labeled Exp. consist of three data points (one data point at each of the tested temperatures) that have been connected together to illustrate the understood trend. The individual data points on the curve were determined by calculating the averaged experimental value of the parameter (for a given temperature). Fig. 24 Turn-on Propagation Delay vs. Temperature Fig. 26. Turn-on Rise Time vs. Temperature Fig. 25. Turn-off Propagation Delay vs. Temperature Fig. 27. Turn-off Rise Time vs. Temperature Fig. 28. $V_{\text{CC}}$ Supply UV Hysteresis vs. Temperature Fig. 30. V<sub>CC</sub> Quiescent Supply Current vs. Temperature Fig. 32. V<sub>CCUV+</sub> Threshold vs. Temperature Fig. 29. $V_{BS}$ Supply UV Hysteresis vs. Temperature Fig. 31 $V_{\text{BS}}$ Quiescent Supply Current vs. Temperature Fig. 33. V<sub>CCUV-</sub> Threshold vs. Temperature Fig. 34. V<sub>BSUV+</sub> Threshold vs. Temperature Fig. 36. Low Level Output Voltage vs. Temperature Fig. 38. Bootstrap Resistance vs. Temperature Fig. 35 $V_{\mbox{\scriptsize BSUV-}}$ Threshold vs. Temperature Fig. 37. High Level Output Voltage vs. Temperature Fig. 39. LIN V<sub>TH+</sub> vs. Temperature International **IOR** Rectifier ## IRS2608DSPbF Fig. 40. LIN $V_{\text{TH-}}$ vs. Temperature Fig. 41. HIN $V_{\text{TH+}}$ vs. Temperature Fig. 42. HIN $V_{\text{TH-}}$ vs. Temperature Fig. 43. Tbson\_ $V_{\text{CC}}$ TYP vs. Temperature #### **Case Outlines** # Tape and Reel Details: 8L-SOIC #### CARRIER TAPE DIMENSION FOR 8SOICN | | Me | tric | Imperial | | | |------|-------|-------|----------|-------|--| | Code | Min | Max | Min | Max | | | Α | 7.90 | 8.10 | 0.311 | 0.318 | | | В | 3.90 | 4.10 | 0.153 | 0.161 | | | С | 11.70 | 12.30 | 0.46 | 0.484 | | | D | 5.45 | 5.55 | 0.214 | 0.218 | | | E | 6.30 | 6.50 | 0.248 | 0.255 | | | F | 5.10 | 5.30 | 0.200 | 0.208 | | | G | 1.50 | n/a | 0.059 | n/a | | | Н | 1.50 | 1.60 | 0.059 | 0.062 | | #### **REEL DIMENSIONS FOR 8SOICN** | TEEE BIME HOLOTO FOR GOOTO IV | | | | | | | |-------------------------------|--------|--------|----------|--------|--|--| | | Me | etric | Imperial | | | | | Code | Min | Max | Min | Max | | | | Α | 329.60 | 330.25 | 12.976 | 13.001 | | | | В | 20.95 | 21.45 | 0.824 | 0.844 | | | | С | 12.80 | 13.20 | 0.503 | 0.519 | | | | D | 1.95 | 2.45 | 0.767 | 0.096 | | | | E | 98.00 | 102.00 | 3.858 | 4.015 | | | | F | n/a | 18.40 | n/a | 0.724 | | | | G | 14.50 | 17.10 | 0.570 | 0.673 | | | | Н | 12.40 | 14.40 | 0.488 | 0.566 | | | #### LEAD-FREE PART MARKING INFORMATION #### ORDER INFORMATION 8-Lead SOIC IRS2608DSPbF 8-Lead SOIC Tape & Reel IRS2608DSTRPbF The information provided in this document is believed to be accurate and reliable. However, International Rectifier assumes no responsibility for the consequences of the use of this information. International Rectifier assumes no responsibility for any infringement of patents or of other rights of third parties which may result from the use of this information. No license is granted by implication or otherwise under any patent or patent rights of International Rectifier. The specifications mentioned in this document are subject to change without notice. This document supersedes and replaces all information previously supplied. For technical support, please contact IR's Technical Assistance Center <a href="http://www.irf.com/technical-info/">http://www.irf.com/technical-info/</a> #### **WORLD HEADQUARTERS:** 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105 # **Revision History** | Revision | Date | Comments/Changed items | |----------|----------|-------------------------------------------------------------------------------| | 1.5 | 03-17-08 | Added application note to include negative Vs curve | | 1.6 | 03-17-08 | Added Qualification Information on Page 2, Disclaimer information on Page | | | | 25, and updated information on Pages 21-23 | | 1.7 | 03-21-08 | Removed revision letter from JEDEC standards under Qualification Information | | | | table. | | 1.8 | 04-18-08 | Removed "Available in LEAD-FREE" from front page, replaced with "RoHS | | | | compliant", changed latch up level to A, Changed bootstrap turn-on at point 3 | | | | from LIN to HIN, added MT parameter into datasheet. | | 1.9 | 05-08-08 | Added "Suitable for both trapezoidal and sinusoidal motor control" in page 1. | | | 06-18-08 | Corrected internal dead time on front page to 530ns instead of 540ns. | | | | | | | | | | | | |