### **General Description** The MAX3340E/MAX3343E bidirectional level translators convert logic-level signals to USB signals, and USB signals to logic-level signals. They include the $1.5k\Omega$ USB termination resistor internally, and support both full-speed (12Mbps) and low-speed (1.5Mbps) USB operation. They have built-in ±15kV ESD protection circuitry to guard the USB I/O pins, D+ and D-. The MAX3340E/MAX3343E operate with VL at voltages as low as 1.8V, ensuring compatibility with low-voltage ASICs. The MAX3340E/MAX3343E feature a logicselectable suspend mode that lowers current draw to less than 200µA. The MAX3340E/MAX3343E have a unique reenumerate feature that allows changes in USB communication protocol while the power is on. The MAX3340E/MAX3343E are fully compliant with USB specification 1.1, and the full-speed and low-speed operation under USB specification 2.0. The MAX3340E/MAX3343E are available in the miniature 4 x 4 chip-scale package, as well as the small 14pin TSSOP, and are rated for the -40°C to +85°C extended temperature range. ### **Applications** Cell Phones PC Peripherals **Data Cradles** **PDAs** MP3 Players #### Features - ♦ ±15kV ESD Protection on D+ and D- - ♦ Internal Linear Regulator Allows Direct Powering from the USB - ♦ Internal 1.5kΩ Termination Resistor for Low/Full - ♦ Support Low-Speed and Full-Speed USB **Communications** - ♦ Comply with USB Standard 1.1 - **♦ Three-State Outputs** - ♦ Reenumerate with Power Applied - ♦ Up to 15mA Available from the +3.3V Linear **Regulator to Power External Circuitry** - ♦ No Power-Supply Sequencing Required - ♦ Operate with V<sub>L</sub> of 1.8V to 3.6V, Ensuring Compatibility with Low-Voltage ASICs - ♦ Available in Miniature Chip-Scale Package ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |----------------|----------------|-------------| | MAX3340EEUD | -40°C to +85°C | 14 TSSOP | | MAX3340EEBE-T* | -40°C to +85°C | 16 UCSP | | MAX3343EEUD | -40°C to +85°C | 14 TSSOP | | MAX3343EEBE-T | -40°C to +85°C | 16 UCSP | <sup>\*</sup>Future product—contact factory for availability. ## **Pin Configurations** MIXIM Maxim Integrated Products 1 ## **ABSOLUTE MAXIMUM RATINGS** | (All voltages refer to GND, un | less otherwise noted.) | | |--------------------------------|------------------------------------|------------------------------| | V <sub>CC</sub> | 0.3V to +6V | Continuous Power Dissipation | | V <sub>L</sub> | 0.3V to +5.5V | 14-Pin TSSOP (derate 9.1 | | D+, D | 0.3V to (VTRM + 0.3V) | 16-Pin UCSP (derate 7.4r | | VP, VM, SUSP, OE/ENUMERA | ATE, MODE, SPEED, | Operating Temperature Ran | | RENB, RCV, OE, ENUMERA | ATE0.3V to (V <sub>L</sub> + 0.3V) | Storage Temperature Range | | VTRM | 0.3V to (V <sub>CC</sub> + 0.3V) | Junction Temperature | | Maximum Continuous Output | Current±50mA | Lead Temperature (solderin | | Short-Circuit Duration (D+. D- | to Vcc or GND)Continuous | | Continuous Power Dissipation (TA = +70°C) 14-Pin TSSOP (derate 9.1mW/°C above +70°C) .......727mW 16-Pin UCSP (derate 7.4mW/°C above +70°C) .......589mW Operating Temperature Range .....-40°C to +85°C Storage Temperature Range .....-65°C to +150°C Junction Temperature .....+150°C Lead Temperature (soldering 10s) ....+300°C Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = +4V \text{ to } +5.5V, \text{ GND} = 0, V_L = +1.8V \text{ to } +3.6V, \text{ D+ to GND} = 15k\Omega, \text{ D- to GND} = 15k\Omega, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{CC} = +5V, V_L = +3.3V, T_A = +25^{\circ}C.$ ) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|-----------------|------------------------------------------------------------|------------------------|-----|-----|-------| | USB Supply Voltage | Vcc | | 4 | | 5.5 | V | | USB Supply Current | Icc | Transmitter-enabled, OE/ENUMERATE low, output static | | 3 | 5 | mA | | USB Supply Current (Suspend Mode) | Icc | SUSP high, OE/ENUMERATE floating, D+, D- static | | 90 | 200 | μΑ | | LINEAR REGULATOR | | | | | | | | VTRM Voltage | | lvtrm = 0 or 15mA,<br>Cout = 1µF | 3.0 | 3.3 | 3.6 | V | | PSRR | | 10kHz, I <sub>VTRM</sub> = 15mA,<br>C <sub>OUT</sub> = 1µF | | 55 | | dB | | External Capacitor | | | 1 | | | μF | | Continuous Output Current | IVTRM | | 15 | | | mA | | ESD PROTECTION (D+, D-) | | | | | | | | Human Body Model | | | | ±15 | | kV | | IEC1000-4-2 Air-Gap Discharge | | | | ±9 | | kV | | IEC1000-4-2 Contact Discharge | | | | ±5 | | kV | | LOGIC-SIDE I/O | | | | | | | | V <sub>L</sub> Input Range | VL | | 1.8 | | 3.6 | V | | V <sub>L</sub> Supply Current | ΙL | RCV, VP, VM open, output static | | 40 | | μΑ | | Input High Voltage (Note 2) | VIH | | (2/3) x V <sub>L</sub> | - | | V | | Input Low Voltage (Note 2) | VIL | | | | 0.4 | V | | Output High Voltage (Note 2) | Voh | ISOURCE = +1mA | (2/3) x V <sub>L</sub> | - | | V | | Output Low Voltage (Note 2) | V <sub>OL</sub> | I <sub>SINK</sub> = -1mA | | | 0.4 | V | | OE/ENUMERATE Input High Voltage | VEH | MAX3340E | V <sub>L</sub> - 0.4 | | | V | | OE/ENUMERATE Input Low Voltage | V <sub>EL</sub> | MAX3340E | | | 0.4 | V | | OE/ENUMERATE Input Impedance | | MAX3340E | | 400 | | kΩ | | OE Input High Voltage | VEH | MAX3343E | V <sub>L</sub> - 0.4 | | | V | | OE Input Low Voltage | VEL | MAX3343E | | | 0.4 | V | | ENUMERATE Input High Voltage | V <sub>EH</sub> | MAX3343E | V <sub>L</sub> - 0.4 | | | V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC}=+4V\ to\ +5.5V,\ GND=0,\ V_L=+1.8V\ to\ +3.6V,\ D+\ to\ GND=15k\Omega,\ D-\ to\ GND=15k\Omega,\ T_A=T_{MIN}\ to\ T_{MAX},\ unless\ otherwise\ noted.$ Typical values are at $V_{CC}=+5V,\ V_L=+3.3V,\ T_A=+25^{\circ}C.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|------------------|---------------------------------------------------------------|-------|-----|-------|-------| | ENUMERATE Input Low Voltage | V <sub>EL</sub> | MAX3343E | | | 0.4 | V | | USB-SIDE I/O | | | | | | | | Output Voltage Low | V <sub>OLD</sub> | D+, D-; $1.5k\Omega$ from D+ or D- to $3.6V$ , $I_{SINK}=1mA$ | | | 0.3 | V | | Output Voltage High | V <sub>OHD</sub> | D+, D-; $15k\Omega$ from D+ and D- to GND, ISOURCE = 1mA | 2.8 | | | V | | Input Impedance, MAX3340E | Z <sub>INP</sub> | D+, D-, OE/ENUMERATE floating | 300 | | | kΩ | | Single-Ended Input Voltage High | VIHD | D+, D- for VP/VM | 2.0 | | | V | | Single-Ended Input Voltage Low | V <sub>ILD</sub> | D+, D- for VP/VM | | | 0.8 | V | | D+, D- Receiver Hysteresis | | | | 200 | | mV | | Driver Output Impedance (Note 3) | Rout | D+, D- steady state drive<br>I <sub>VTRM</sub> = 15mA | 6 | | 18 | Ω | | Internal Resistor | RPULLUP | | 1.425 | 1.5 | 1.575 | kΩ | | Termination Voltage | | I <sub>VTRM</sub> = 0 | 3 | | 3.6 | V | | High-Z State Input Leakage | | D+, D-; SUSP high | -10 | | 10 | μΑ | | Input Common-Mode Voltage Range | | | 0.8 | | 2.5 | V | | Differential Input Sensitivity | | Peak voltage | 200 | | | mV | ### **TIMING CHARACTERISTICS** $(V_{CC} = +4V \text{ to } +5.5V, \text{ GND} = 0, V_L = +1.8V \text{ to } +3.6V, \text{ D+ to GND} = 15k\Omega, \text{ D- to GND} = 15k\Omega, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{CC} = +5V, V_L = +3.3V, T_A = +25^{\circ}C.$ ) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|------------------|--------------------------|-----|-----|-----|-------| | SPEED INDEPENDENT TIMING C | HARACTER | RISTICS | | | | | | RENB to Receive Three-State Delay Disable Time | tpvz | (Figure 1a) MAX3340E | | | 17 | ns | | RENB to Receiver Delay Enable Time | t <sub>PZV</sub> | (Figure 1a) MAX3340E | 15 | | | ns | | OE to Receive Three-State Delay<br>Disable Time | tpvz | (Figure 1a) MAX3343E | | | 17 | ns | | OE to Receiver Delay<br>Enable Time | t <sub>PZV</sub> | (Figure 1a) MAX3343E | 15 | | | ns | | D+/D- RCV Propagation Delay | tpLH | C <sub>LOAD</sub> = 25pF | | | 25 | ns | | D+/D- RCV Propagation Delay | tphL | $C_{LOAD} = 25pF$ | | | 25 | ns | | D+/D- to VP Propagation Delay | tpLH | C <sub>LOAD</sub> = 25pF | | | 12 | ns | | D+/D- to VP Propagation Delay | tphL | C <sub>LOAD</sub> = 25pF | | | 12 | ns | | RCV Rise Time | t <sub>R</sub> | C <sub>LOAD</sub> = 25pF | | | 10 | ns | | RCV Fall Time | t <sub>F</sub> | $C_{LOAD} = 25pF$ | | | 10 | ns | ## **TIMING CHARACTERISTICS (continued)** $(V_{CC}=+4V~to~+5.5V,~GND=0,~V_L=+1.8V~to~+3.6V,~D+~to~GND=15k\Omega,~D-~to~GND=15k\Omega,~T_A=T_{MIN}~to~T_{MAX},~unless~otherwise~noted.~Typical~values~are~at~V_{CC}=+5V,~V_L=+3.3V,~T_A=+25^{\circ}C.)~(Note~1)$ | PARAMETER SYMB | | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------|--------------------------------|-------------------------------------------------|-----|-----|-----|-------| | FULL-SPEED TIMING CHARACTE | RISTICS | | | | | | | OE/ENUMERATE to Transmit Delay Enable Time | t <sub>PZD</sub> | (Figure 1b) MAX3340E | 15 | | | ns | | OE/ENUMERATE to Driver Three<br>State Delay Disable Time | t <sub>PDZ</sub> | (Figure 1b) MAX3340E | | | 17 | ns | | OE to Transmit Delay Enable<br>Time | t <sub>PZD</sub> | (Figure 1b) MAX3343E | | | 70 | ns | | OE to Driver Three-State Delay<br>Disable Time | t <sub>PDZ</sub> | (Figure 1b) MAX3343E | | | 17 | ns | | VP/VM to D+/D- Propagation<br>Delay (MODE 1) | tpLH | (Figure 3) | | | 25 | ns | | VM/VP to D+/D- Propagation<br>Delay (MODE 1) | t <sub>PHL</sub> | (Figure 3) | | | 25 | ns | | VP and VM Rise Time | t <sub>R</sub> | Single-ended receiver, C <sub>LOAD</sub> = 25pF | | | 10 | ns | | VP and VM Fall Time | tF | Single-ended receiver, C <sub>LOAD</sub> = 25pF | | | 10 | ns | | D+, D- Rise Time,<br>MODE = 1 (Note 4) | t <sub>R</sub> | C <sub>LOAD</sub> = 50pF | 4 | | 20 | ns | | D+, D- Fall Time,<br>MODE = 1 (Note 4) | t <sub>F</sub> | C <sub>LOAD</sub> = 50pF | 4 | | 20 | ns | | Rise- and Fall-Time Matching,<br>MODE = 1 (Notes 3, 5) | t <sub>R</sub> /t <sub>F</sub> | C <sub>LOAD</sub> = 50pF | 90 | | 110 | % | | Output Signal Crossover Voltage,<br>MODE = 1 (Notes 3, 5) | VCRS | C <sub>LOAD</sub> = 50pF | 1.3 | | 2 | ٧ | | Time to Ignore SE0 | | | 14 | | | ns | | VP to D+/D- Propagation Delay,<br>MODE = 0 (Note 4) | tР | C <sub>LOAD</sub> = 50pF (Figure 2) | | | 30 | ns | | D+/D- Rise Time,<br>MODE = 0 (Note 4) | t <sub>R</sub> | C <sub>LOAD</sub> = 50pF | 4 | | 20 | ns | | D+, D- Fall Time,<br>MODE = 0 (Note 4) | t <sub>F</sub> | C <sub>LOAD</sub> = 50pF | 4 | | 20 | ns | | Rise- and Fall-Time Matching,<br>MODE = 0 (Note 4) | t <sub>R</sub> /t <sub>F</sub> | C <sub>LOAD</sub> = 50pF | 90 | | 110 | % | | Output Signal Crossover,<br>MODE = 0 (Note 4) | VCRS | C <sub>LOAD</sub> = 50pF | 1.3 | | 2 | V | | LOW-SPEED TIMING CHARACTE | RISTICS | | | • | • | | | OE/ENUMERATE to Transmit Delay Enable Time | t <sub>PZD</sub> | (Figure 1b) MAX3340E | 15 | | | ns | | OE/ENUMERATE to Driver Three-<br>State Delay Disable Time | t <sub>PDZ</sub> | (Figure 1b) MAX3340E | | | 17 | ns | ## **TIMING CHARACTERISTICS (continued)** $(V_{CC}=+4V~to~+5.5V,~GND=0,~V_L=+1.8V~to~+3.6V,~D+~to~GND=15k\Omega,~D-~to~GND=15k\Omega,~T_A=T_{MIN}~to~T_{MAX},~unless~otherwise~noted.~Typical~values~are~at~V_{CC}=+5V,~V_L=+3.3V,~T_A=+25^{\circ}C.)~(Note~1)$ | t <sub>PZD</sub> | (Figure 1b) MAX3343E | 15 | | | | |--------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 2 | | | ns | | tpdz | (Figure 1b) MAX3343E | | | 17 | ns | | tPLH | (Figure 3)<br>C <sub>LOAD</sub> = 50pF to 600pF | 30 | | 250 | ns | | tPHL | (Figure 3)<br>C <sub>LOAD</sub> = 50pF to 600pF | 30 | | 250 | ns | | t <sub>R</sub> | C <sub>LOAD</sub> = 50pF to 600pF | 75 | | 300 | ns | | tF | C <sub>LOAD</sub> = 50pF to 600pF | 75 | | 300 | ns | | t <sub>R</sub> /t <sub>F</sub> | C <sub>LOAD</sub> = 50pF to 600pF | 80 | | 125 | % | | | | 210 | | | ns | | VCRS | C <sub>LOAD</sub> = 50pF to 600pF | 1.3 | | 2 | ٧ | | tp | (Figure 2)<br>CLOAD = 50pF to 600pF | 30 | | 250 | ns | | t <sub>R</sub> | C <sub>LOAD</sub> = 50pF to 600pF | 75 | | 300 | ns | | tF | C <sub>LOAD</sub> = 50pF to 600pF | 75 | | 300 | ns | | t <sub>R</sub> /t <sub>F</sub> | C <sub>LOAD</sub> = 50pF to 600pF | 80 | | 125 | % | | VCRS | C <sub>LOAD</sub> = 50pF to 600pF | 1.3 | | 2 | V | | | tPLH tPHL tR tF tR/tF VCRS tP tR tF tR/tF | tPLH (Figure 3) CLOAD = 50pF to 600pF tPHL (Figure 3) CLOAD = 50pF to 600pF tR CLOAD = 50pF to 600pF tF CLOAD = 50pF to 600pF tR/tF CLOAD = 50pF to 600pF tP/tF CLOAD = 50pF to 600pF tP (Figure 2) CLOAD = 50pF to 600pF tR CLOAD = 50pF to 600pF tR CLOAD = 50pF to 600pF tR CLOAD = 50pF to 600pF | tPLH (Figure 3)<br>CLOAD = 50pF to 600pF 30 tPHL (Figure 3)<br>CLOAD = 50pF to 600pF 30 tR CLOAD = 50pF to 600pF 75 tF CLOAD = 50pF to 600pF 75 tR/tF CLOAD = 50pF to 600pF 80 VCRS CLOAD = 50pF to 600pF 1.3 tP (Figure 2)<br>CLOAD = 50pF to 600pF 30 tR CLOAD = 50pF to 600pF 75 tF CLOAD = 50pF to 600pF 75 tp/tF CLOAD = 50pF to 600pF 75 | tPLH (Figure 3)<br>CLOAD = 50pF to 600pF 30 tPHL (Figure 3)<br>CLOAD = 50pF to 600pF 30 tR CLOAD = 50pF to 600pF 75 tF CLOAD = 50pF to 600pF 80 tR/tF CLOAD = 50pF to 600pF 1.3 tP (Figure 2)<br>CLOAD = 50pF to 600pF 30 tR CLOAD = 50pF to 600pF 75 tF CLOAD = 50pF to 600pF 75 tF CLOAD = 50pF to 600pF 75 tR/tF CLOAD = 50pF to 600pF 80 | tPLH (Figure 3)<br>CLOAD = 50pF to 600pF 30 250 tPHL (Figure 3)<br>CLOAD = 50pF to 600pF 30 250 tR CLOAD = 50pF to 600pF 75 300 tF CLOAD = 50pF to 600pF 75 300 tR/tF CLOAD = 50pF to 600pF 80 125 VCRS CLOAD = 50pF to 600pF 1.3 2 tP (Figure 2)<br>CLOAD = 50pF to 600pF 30 250 tR CLOAD = 50pF to 600pF 75 300 tF CLOAD = 50pF to 600pF 75 300 tR/tF CLOAD = 50pF to 600pF 75 300 tR/tF CLOAD = 50pF to 600pF 80 125 | Note 1: Parameters are 100% production tested at 25°C, limits over temperature are guaranteed by design. Note 2: Logic side refers to RCV, VP, VM, SUSP, SPEED, MODE, RENB, OE/ENUMERATE, OE, and ENUMERATE. Note 3: Excludes external resistors. In order to comply with USB specification 1.1, external 24Ω (±1%) series resistors are recommended at D+ and D-. Note 4: Not guaranteed if VP = VM = high. Note 5: Guaranteed by design, not production tested. ## **Typical Operating Characteristics** ( $V_{CC}$ = +5V, $V_L$ =+3.3V $T_A$ = +25°C, unless otherwise noted.) B: VM, 2V/div C: OE/ENUMERATE, 5V/div ## Typical Operating Characteristics (continued) $(V_{CC} = +5V, V_L = +3.3V T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 100ns ## **Pin Description** | P | IN | NAME | FUNCTION | |-------|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSSOP | CSP | NAME | FUNCTION | | 1 | D2 | RCV | Receiver Output. Single-ended CMOS output. RCV responds to the differential input on D+ and D (See Tables 1, 2) | | 2 | D1 | VP | System-Side Data Input/Output. Drive OE/ENUMERATE (OE) high to make VP a receiver output. Drive OE/ENUMERATE (OE) low to make VP a driver input. VP and VM work together. See Table 1 (Table 2). | | 3 | C2 | MODE | Mode Control Input. Selects single-ended (mode zero) or differential (mode one) input for the system side when converting logic-level signals to USB-level signals. MODE is pulled to V <sub>CC</sub> with an internal 10µA current (MAX3340E only). If MODE is forced high or left floating (MAX3340E), mode one is selected. If MODE is forced low, mode zero is selected. See Table 1 (Table 2). | | 4 | C1 | VM | System-Side Data Input/Output. Drive OE/ENUMERATE ( $\overline{OE}$ ) high to make VM a receiver output. Drive OE/ENUMERATE ( $\overline{OE}$ ) low to make VM a driver input. VM and VP work together. See Table 1 (Table 2). | | 5 | B1 | OE<br>ENUMERATE | Output Enable. Drive OE/ENUMERATE high to enable VP/VM outputs. Float to disconnect RPULLUP. | | 5 | | (ŌĒ) | Output Enable. Drive $\overline{OE}$ high to enable the receiver. Drive $\overline{OE}$ low to enable the driver input. | ### **Pin Description (continued)** | P | PIN NAME | | FUNCTION | |-------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSSOP | CSP | NAME | FUNCTION | | 6 | Λ1 | RENB | Receive Enable Input. When RENB is forced high, RCV and VM/VP respond to signals at D+/D When RENB is forced low, only RCV responds to signals at D+/D-, VM/VP are high impedance. Normally connected to OE/ENUMERATE. | | 0 | A1 (ENUMERATE) | | Enumerate Input. Drive ENUMERATE low to disconnect the internal 1.5k $\Omega$ resistor, and enumerate the USB. With ENUMERATE high, the internal 1.5k $\Omega$ resistor is connected to either D+ or D-, depending on the state of SPEED. | | 7 | B2 | SUSP | Suspend Input. Drive SUSP low for normal operation. Force SUSP high for low-power state. In low-power state RCV is low, D+/D- are high impedance if OE/ENUMERATE (OE) is floating, and VP/VM are active outputs. | | 8 | A2 | SPEED | USB Transmission Speed Select Input. If SPEED is forced high, full-speed (12Mbps) is selected and the internal 1.5k $\Omega$ pullup resistor is connected to D+. If SPEED is forced low, low-speed (1.5Mbps) is selected and the internal 1.5k $\Omega$ pullup resistor is connected to D | | 9 | А3 | V <sub>CC</sub> | USB-Side Power-Supply Input. Connect $V_{CC}$ to the incoming USB power supply. Bypass $V_{CC}$ to GND with 0.1µF ceramic and 10µF electrolytic capacitors. | | 10 | A4 | GND | Ground | | 11 | B4 | D- | USB Differential Data Input/Output. Connect to the USB's D- signal through a 24.3 $\Omega$ ±1% resistor. | | 12 | C4 | D+ | USB Differential Data Input/Output. Connect to the USB's D+ signal through a 24.3 $\Omega$ ±1% resistor. | | 13 | D4 | VTRM | Regulated Output Voltage. 3.3V output derived from the $V_{CC}$ input. Bypass VTRM to GND with a 1 $\mu$ F (or more) low-ESR capacitor such as ceramic or plastic film types. Up to 15mA can be drawn from VTRM for powering external components. | | 14 | D3 | VL | System-Side Power-Supply Input. Connect to the system's logic-level power supply, 1.8V to 3.6V. Bypass to GND with a 1.0µF capacitor. | () are for the MAX3343E only. ### **Detailed Description** The MAX3340E/MAX3343E are bidirectional level translators that convert single-ended or differential logic-level signals to differential USB signals, and convert differential USB signals to single-ended or differential logic-level signals. They include an internal $1.5k\Omega$ pullup resistor that can be connected to either D+ or D- for full-speed or low-speed operation (*Functional Diagram*). The MAX3340E/MAX3343E can be energized without concern about power-supply sequencing. Additionally, the USB I/O pins, D+ and D-, are ESD protected to $\pm 15kV$ . The MAX3340E/MAX3343E can get their USB-side power, VCC, directly from the USB connection, and can operate with system-side power, VL, down to 1.8V and still meet the USB physical layer specifications. The MAX3340E/MAX3343E support both full-speed (12Mbps) and low-speed (1.5Mbps), USB specification 1.1 operation. The MAX3340E/MAX3343E have a unique reenumerate feature that works when power is on. Floating OE/ENU-MERATE (MAX3340E), or driving ENUMERATE low (MAX3343E), disconnects the internal 1.5k $\Omega$ termination resistor from both D+ and D-, reenumerating the USB. This is useful if changes in communication protocol are required while power is applied, and while the USB cable is connected. ### **Timing Diagrams** Figure 1a. Enable and Disable Timing, Receiver Figure 2. Mode 0 Timing Figure 1b. Enable and Disable Timing, Transmitter Figure 3. Mode 1 Timing ## Differences between the MAX3343E and the MAX3340E The MAX3443E $\overline{\text{OE}}$ to D+/D- enable time is under 35ns (typ), while the MAX3340E enters SE0 mode for ~150ns at the assertion of $\overline{\text{OE}}$ . The MAX3343E separates the $\overline{\text{OE}}$ function from the enumerate control, unlike the MAX3340E. Also, the MAX3343E eliminates the receivenable input (RENB) found on the MAX3340E, as the MAX3343E receivers are enabled by forcing $\overline{\text{OE}}$ high. Additionally, the MAX3343E features lower suspend mode current. ## Applications Information Device Control #### **OE/ENUMERATE (MAX3340E)** OE/ENUMERATE is a dual-function control input. It controls the direction of communication, and can also be used to reestablish a device on the USB. With OE/ENU-MERATE low, the MAX3340E transfers data from the system side to the USB side. With OE/ENUMERATE high, the MAX3340E transfers data from the USB side to the system side. If OE/ENUMERATE is floating for more than 200ns (typ), the internal 1.5k $\Omega$ resistor is disconnected from both D+ and D-, signaling the USB to reenumerate the device. This is useful if changes in the USB transmission protocol are required while operating. #### OE (MAX3343E) $\overline{\text{OE}}$ controls the direction of communication through the device. With $\overline{\text{OE}}$ low, the MAX3343E transfers data from the system side to the USB side. With $\overline{\text{OE}}$ high, the MAX3343E transfers data from the USB side to the system side. #### **ENUMERATE (MAX3343E)** The MAX3343E allows software control of USB enumeration. USB specification 1.1 requires a $1.5 \mathrm{k}\Omega$ pullup resistor to D+ or D- to set the transmission speed (see SPEED). Enumerating the USB requires removing the $1.5 \mathrm{k}\Omega$ resistor from the circuit, and is accomplished with the MAX3343E by driving ENUMERATE low. With ENUMERATE high, the voltage at SPEED determines how the internal resistor is connected (see the *Functional Diagram*). #### **MODE** MODE is a control input that selects whether differential or single-ended logic signals are recognized by the system side of the MAX3340E/MAX3343E (Tables 1 and 2). MODE has an internal pullup to V<sub>CC</sub> (MAX3340E only). If MODE is forced high or left floating (MAX3340E only), differential input is selected. With differential input selected, outputs D+ and D- follow the differential inputs at VP and VM. If VP and VM are both forced low, an SEO condition is forced on the USB. Drive MODE and VM low for single-ended input mode. With single-ended input selected, the differential signal on D+ and D- is controlled by VP. If VM is high when MODE is low, D- and D+ are both low, forcing an SEO condition. #### RENB (MAX3340E) Drive RENB (receive enable) high to enable VP and VM as receive outputs. When RENB is forced low VP and VM are high impedance. RCV is unaffected by RENB. Connect RENB to OE/ENUMERATE for normal operation. #### SUSF SUSP, or suspend, is a control input. When SUSP is forced high the MAX3340E/MAX3343E enter low-power state. In this state, the quiescent supply current into VCC is less than 200µA if OE/ENUMERATE is floating and D+ and D- are static. In this mode, RCV is forced low, and D+ and D- are high-impedance inputs (Table 1d). In suspend mode, VP and VM remain active as receive outputs, VTRM stays on, and the MAX3340E/MAX3343E continue to receive data from the USB. #### **SPEED** SPEED is a control input that selects between low-speed (1.5Mbps) and full-speed (12Mbps) USB transmission. Internally, it selects whether the 1.5k $\Omega$ pullup resistor is connected to D+ (full-speed) or D- (low-speed) (Functional Diagram). Force SPEED high to select full-speed, or force SPEED low to select low-speed. #### **VTRM** VTRM is the 3.3V output of the internal linear voltage regulator. The regulator is used to power the internal portions of the USB side of the MAX3340E/MAX3343E. VTRM can be used to power external devices with the ability to source up to 15mA. The VTRM regulator's supply input is VCC. Connect a 1.0 $\mu$ F (or greater) ceramic or plastic capacitor from VTRM to GND, as close to VTRM as possible. #### D+ and D- D+ and D- are the transmitter I/O connections, and are ESD protected to ±15kV using the Human Body Model, making the MAX3340E/MAX3343E ideal for applications where a robust transmitter is required. #### Vcc In most applications, $V_{CC}$ is derived from the USB +5V output. If supplying $V_{CC}$ with an alternative power supply, the input range is 4.0V to 5.5V. Bypass $V_{CC}$ to GND with a 10 $\mu$ F and a 0.1 $\mu$ F capacitor. Place the 0.1 $\mu$ F capacitor closest to the MAX3340E/MAX3343E. #### **External Components** #### External Resistors Two external resistors are required for USB connection, each of them $24.3\Omega$ , $\pm 1\%$ , 1/8W (or greater). Place one resistor in series between D+ of the MAX3340E/MAX3343E and D+ of the USB connector. Place the other resistor in series between D- of the MAX3340E/MAX3343E and D- of the USB connector. The *Typical Operating Circuit* shows these connections. #### **External Capacitors** Four external capacitors are recommended for proper operation. Use a $0.1\mu F$ ceramic for decoupling $V_L$ , a $0.1\mu F$ ceramic and a $10\mu F$ electrolytic for decoupling $V_{CC}$ , and a $1.0\mu F$ (or greater) ceramic or plastic filter capacitor on VTRM. Return all capacitors to GND. #### Powering External Components with VTRM VTRM is the output of the internal 3.3V linear regulator, and requires an external ceramic capacitor, as detailed in the *VTRM* section above. VTRM can source up to 15mA at 3.3V for powering external devices. Note that the source of power for the internal regulator is usually the USB-provided 5V; if so, any devices powered from VTRM lose power if the USB connection is broken. If D+ or D- is shorted to +5V (a fault condition), VTRM follows a diode drop below. If any external circuitry is powered from VTRM, it is recommended that the circuitry be either +5V tolerant, or that an external protection zener is used. Figure 4. Test Circuits #### **Data Transfer** #### Receiving Data from the USB (MAX3340E) Data received from the USB are output to VP/VM in either of two ways, differentially or single ended. To receive data from the USB, force OE/ENUMERATE and RENB high, and force SUSP low. Differential data arriving at D+/D- appears as differential logic signals at VP/VM, and as a single-ended logic signal at RCV. If both D+ and D- are low, then VP and VM are low, signaling an SEO condition on the bus; RCV is undefined. See Table 1. #### Receiving Data from the USB (MAX3343E) Data received from the USB are output to VP/VM and RCV in either of two ways, differentially or single ended. To receive data from the USB, force $\overline{OE}$ high, and force SUSP low. Differential data arriving at D+/D- appears as differential logic signals at VP/VM, and as a single-ended logic signal at RCV. If both D+ and D- are low, then VP and VM are low, signaling an SE0 condition on the bus; RCV is undefined. See Table 2. #### Transmitting Data to the USB (MAX3340E) The MAX3340E outputs data to the USB differentially on D+ and D-. The logic driving signals may be either differential or single ended. For sending differential logic, force MODE high or let it float, force OE/ENUMERATE, RENB and SUSP low, and apply data to VP and VM. If sending single-ended logic, force MODE low, force RENB, SUSP, OE/ENUMERATE, and VM low, and apply data to VP. With VP low, D+ is low and D- high, resulting in a logic 0. With VP high, D+ is high and D- low, resulting in a logic 1 state. See Table 1. ### Transmitting Data to the USB (MAX3343E) The MAX3343E outputs data to the USB differentially on D+ and D-. The logic driving signals may be either differential or single ended. For sending differential logic, force MODE high, force $\overline{OE}$ and SUSP low, and apply data to VP and VM. If sending single-ended logic, force MODE, SUSP, $\overline{OE}$ , and VM low, and apply data to VP. With VP low, D+ is low and D- high, resulting in a logic 0 state. With VP high, D+ is high and D- low, resulting in a logic 1 state. See Table 2. ## **Table 1a. MAX3340E Truth Table, Transmit (MODE = 0)** | OE/ENUMERATE = | 0 (TRANSMIT), RENB | S = 0 | | | | |----------------|--------------------|-------|----|-------|----------| | | INPUT | | 0 | UTPUT | DE0111 T | | VP | VM | D+ | D- | RCV | RESULT | | 0 | 0 | 0 | 1 | 0 | Logic 0 | | 0 | 1 | 0 | 0 | X | SEO | | 1 | 0 | 1 | 0 | 1 | Logic 1 | | 1 | 1 | 0 | 0 | Х | SEO | ## **Table 1b. MAX3340E Truth Table, Transmit (MODE = 1)** | OE/ENUMERATE = 0 (TRANSMIT), RENB = 0 | | | | | | | | |---------------------------------------|----|----|--------|-----|-----------|--|--| | INPU' | Т | | OUTPUT | | DECLU T | | | | VP | VM | D+ | D- | RCV | RESULT | | | | 0 | 0 | 0 | 0 | Х | SEO | | | | 0 | 1 | 0 | 1 | 0 | Logic 0 | | | | 1 | 0 | 1 | 0 | 1 | Logic 1 | | | | 1 | 1 | 1 | 1 | X | Undefined | | | ### Table 1c. MAX3340E Truth Table, Receive | OE/ENUMERATE = 1 | (RECEIVE), RENB = 1 | | | | | |------------------|---------------------|----|--------|-----|-----------| | INPUT | | | OUTPUT | | DECLU T | | D+ | D- | VP | VM | RCV | RESULT | | 0 | 0 | 0 | 0 | X | SEO | | 0 | 1 | 0 | 1 | 0 | Logic 0 | | 1 | 0 | 1 | 0 | 1 | Logic 1 | | 1 | 1 | 1 | 1 | X | Undefined | ### **Table 1d. MAX3340E Function Select** | SUSP | OE/ENUMERATE | RENB | D+/D- | RCV | VP/VM | FUNCTION | | |------|--------------|--------|---------|--------|--------|-----------------------------------------------|--| | 0 | 0 | 0 | Driving | Active | High-Z | Normal driving (differential receiver active) | | | 0 | 0 | 1 | Driving | Active | Active | Conflict state: not permitted | | | 0 | 1 | 0 | High-Z | Active | High-Z | RPULLUP connected | | | 0 | 1 | 1 | High-Z | Active | Active | Receiving | | | 1 | 0 or 1 | 0 or 1 | High-Z | 0 | Active | Low-power state | | | 0 | Float | 0 or 1 | High-Z | Active | High-Z | RPULLUP disconnected | | | 1 | Float | 0 or 1 | High-Z | 0 | Active | R <sub>PULLUP</sub> disconnected | | 2 \_\_\_\_\_\_M/XI/M Table 2a. MAX3343E Truth Table, Transmit (MODE = 0) | OE = 0 (TRANSMIT) | | | | | | | | |-------------------|-----|----|---------|-----|---------|--|--| | IN | PUT | | DEOLU T | | | | | | VP | VM | D+ | D- | RCV | RESULT | | | | 0 | 0 | 0 | 1 | 0 | Logic 0 | | | | 0 | 1 | 0 | 0 | X | SE0 | | | | 1 | 0 | 1 | 0 | 1 | Logic 1 | | | | 1 | 1 | 0 | 0 | X | SE0 | | | ## **Table 2b. MAX3343E Truth Table, Transmit (MODE = 1)** | OE = 0 (TRANSMIT) | | | | | | | | |-------------------|------|----|---------|-----|-----------|--|--| | ll II | NPUT | | DEOLU T | | | | | | VP | VM | D+ | D- | RCV | RESULT | | | | 0 | 0 | 0 | 0 | X | SE0 | | | | 0 | 1 | 0 | 1 | 0 | Logic 0 | | | | 1 | 0 | 1 | 0 | 1 | Logic 1 | | | | 1 | 1 | 1 | 1 | X | Undefined | | | ## Table 2c. MAX3343E Truth Table, Receive | OE = 1 (RECEIVE) | | | | | | | | |------------------|------|----|--------|-----|-----------|--|--| | II | NPUT | | DECLUT | | | | | | D+ | D- | VP | VM | RCV | RESULT | | | | 0 | 0 | 0 | 0 | Х | SE0 | | | | 0 | 1 | 0 | 1 | 0 | Logic 0 | | | | 1 | 0 | 1 | 0 | 1 | Logic 1 | | | | 1 | 1 | 1 | 1 | X | Undefined | | | ### **Table 2d. MAX3343E Function Select** | SUSP | ENUMERATE | ŌĒ | D+/D- | RCV | VP/VM | FUNCTION | |------|-----------|--------|---------|--------|--------|----------------------------------------| | 0 | 0 | 0 | Driving | Active | High-Z | Normal driving | | 0 | 0 | 1 | High-Z | Active | Active | Normal receiving, RPULLUP disconnected | | 0 | 1 | 0 | Driving | Active | High-Z | Normal driving | | 0 | 1 | 1 | High-Z | Active | Active | Normal receiving, RPULLUP connected | | 1 | 0 | 0 or 1 | High-Z | 0 | Active | Suspend mode, RPULLUP disconnected | | 1 | 1 | 0 or 1 | High-Z | 0 | Active | Suspend mode, RPULLUP connected | ### **ESD** protection To protect the MAX3340E/MAX3343E against ESD, D+ and D- have extra protection against static electricity to protect the devices up to $\pm 15$ kV. The ESD structures withstand high ESD in all states; normal operation, suspend, and powered down. In order for the 15kV ESD structures to work correctly a 1µF or greater capacitor must be connected from VTRM to GND. ESD protection can be tested in various ways; the D+ and D- input/output pins are characterized for protection to the following limits: - 1) ±15kV using the Human Body Model. - 2) ±5kV using the Contact Discharge method specified in IEC 1000-4-2. - 3) ±9kV using the IEC 1000-4-2 Air-Gap method. #### **ESD Test Conditions** ESD performance depends on a variety of conditions. Contact Maxim for a reliability report that documents test setup, test methodology, and test results. #### **Human Body Model** Figure 5a shows the Human Body Model, and Figure 5b shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the test device through a $1.5 \mathrm{k}\Omega$ resistor. #### IEC 1000-4-2 The IEC 1000-4-2 standard covers ESD testing and performance of finished equipment; it does not specifically refer to integrated circuits. The MAX3340E/MAX3343E help you design equipment that meets Level 2 of IEC 1000-4-2, without the need for additional ESD-protection components. The major difference between tests done using the Human Body Model and IEC 1000-4-2 is a higher peak current in IEC 1000-4-2, because series resistance is lower in the IEC 1000-4-2 model. Hence, the ESD withstand voltage measured to IEC 1000-4-2 is generally lower than that measured using the Human Body Model. Figure 6a shows the IEC 1000-4-2 model. The Air-Gap Discharge test involves approaching the device with a charged probe. The Contact Discharge method connects the probe to the device before the probe is energized. Figure 5a. Human Body ESD Test Models Figure 5b. Human Body Model Current Waveform Figure 6a. IEC 1000-4-2 ESD Test Model ### **Typical Operating Circuit** #### Machine Model The Machine Model for ESD tests all pins using a 200pF storage capacitor and zero discharge resistance. Its objective is to emulate the stress caused by contact that occurs with handling and assembly during manufacturing. Of course, all pins require this protection during manufacturing, not just RS-232 inputs and outputs. Therefore, after PC board assembly, the Machine Model is less relevant to I/O ports. ## \_UCSP Applications Information For the latest application details on UCSP construction, dimensions, tape carrier information, printed circuit board techniques, bump-pad layout, and recommended reflow temperature profile as well as the latest information on reliability testing results, go to the Maxim website at www.maxim-ic.com/UCSP for the Application Note "UCSP - A Wafer-Level Chip-Scale Package". ## Functional Diagram ### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.