# National Semiconductor is now part of Texas Instruments. Search <a href="http://www.ti.com/">http://www.ti.com/</a> for the latest technical information and details on our current products and services. # LM49100 Boomer® Audio Power Amplifier Series # Mono Class AB Audio Sub-System with a True-Ground Headphone Amplifier ## **General Description** The LM49100 is a fully integrated audio subsystem capable of delivering 1.275W of continuous average power into a mono $8\Omega$ bridged-tied load (BTL) with 1% THD+N and with a 5V power supply. The LM49100 also has a stereo true-ground headphone amplifier capable of 50mW per channel of continuous average power into a $32\Omega$ single-ended (SE) loads with 1% THD+N. The LM49100 has three input channels. One pair of SE inputs can be used with a stereo signal. The other input channel is fully differential and may be used with a mono input signal. The LM49100 features a 32-step digital volume control and ten distinct output modes. The mixer, volume control, and device mode select are controlled through an I<sup>2</sup>C compatible interface. Thermal overload protection prevent the device from being damaged during fault conditions. Superior click and pop suppression eliminates audible transients on power-up/down and during shutdown. ### **Key Specifications** Power Output at V<sub>DD</sub> = 5V: Loudspeaker (LS): $R_L = 8\Omega$ , THD+N $\leq 1\%$ 1.275W Headphone ( $V_{DD}HP = 2.8V$ ): $R_L = 32\Omega$ , THD+N $\leq 1\%$ 50mW ■ Shutdown current 0.01µA #### **Features** - Mono and stereo inputs - Thermal Overload Protection - True-ground Headphone Drivers - I2C Control Interface - Input mute attenuation - 2nd Stage headphone attenuator - 32-step digital volume control - 10 Operating Modes - Minimum external components - Click and Pop suppression - Micro-power shutdown - Available in space-saving 3mm x 3mm 25 bump GR package - RF Suppression ## **Applications** - Mobile Phones - PDAs - Laptops - Portable Electronics #### **Typical Application** $V_{DD}LS$ **–** C<sub>S1</sub> 4.7 μF **V<sub>DD</sub>LS VDDLS** Audio Input CIN I 11 μF <sub>ΜΙΝ</sub>+ Mono Input -60 dB - +12 dB Class AB LS 1 μF MIN-+6 dB Audio GND $\mathsf{c}_{\mathsf{IN}}$ Input Mixer LIN Left Input and -54 dB - +18 dB Mode Select 0.22 μF 0 dB HPL -12 dB -18 dB Audio $C_{IN}$ -24 dB Input RIN Right Input 0.22 54 dB - +18 dB μF 0 dB -12 dB -18 dB Bias AGND **BYPASS** -24 dB Click/Pop Suppresion V<sub>DD</sub>I<sup>2</sup>C 4.7 μF V<sub>DD</sub>HP $V_{DD}CP$ V<sub>DD</sub>I<sup>2</sup>C **VDDCP** I<sup>2</sup>C Interface Charge Pump SDA I<sup>2</sup>C BUS SCL GNDCP GND V<sub>SS</sub>HP ADDR VSSCP C<sub>1</sub> FIGURE 1. Typical Audio Amplifier Application Circuit CAVSS **Τ** 2.2 μF 2.2 μF 30001504 # **Connection Diagrams** Top View Order Number LM49100GR See NS Package Number GRA25A **GR Package Marking** 3 Top View XY — 2 Digit datecode TT — Lot traceability G — Boomer Family C9 — LM49100GR # **Bump Descriptions** | Bump | Name | Description | |------|----------------------------------|----------------------------------------------------------------| | A1 | $V_{DD}CP$ | Positive Charge Pump Power Supply | | A2 | GNDCP | Charge Pump Ground | | A3 | MIN+ | Positive Mono Input | | A4 | BYPASS | Half-Supply Bypass | | A5 | RIN | Right Input | | B1 | C1N | Negative Terminal – Charge Pump Flying Capacitor | | B2 | C1P | Positive Terminal – Charge Pump Flying Capacitor | | В3 | MIN- | Negative Mono Input | | B4 | LIN | Left Input | | B5 | LS- | Negative Loudspeaker Output | | C1 | V <sub>SS</sub> CP | Negative Charge Pump Power Supply | | C2 | V <sub>SS</sub> HP | Negative Headphone Power Supply | | C3 | GND | Ground | | C4 | ADDR | I <sup>2</sup> C Address Identification | | C5 | V <sub>DD</sub> LS | Loudspeaker Power Supply | | D1 | HPL | Left Headphone Output | | D2 | V <sub>DD</sub> HP | Positive Headphone Power Supply | | D3 | V <sub>DD</sub> I <sup>2</sup> C | I <sup>2</sup> C Power Supply | | D4 | SDA | I <sup>2</sup> C Data | | D5 | LS+ | Loudspeaker Output Positive | | E1 | HPR | Right Headphone Output | | E2 | V <sub>DD</sub> LS | Loudspeaker Power Supply | | E3 | AGND | Headphone Signal Ground (See Application Information section). | | E4 | GND | Ground | | E5 | SCL | I <sup>2</sup> C Clock | ## **Absolute Maximum Ratings** (Notes 1, 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (Loudspeaker) Supply Voltage (Headphone) Storage Temperature Input Voltage Power Dissipation (Note 3) ESD Susceptibility (Note 4) Supply Voltage Power Dissipation (Note 3) ESD Susceptibility (Note 4) Supply Voltage -65°C to +150°C Internally Limited 2000V 2000V 2000V Junction Temperature Thermal Resistance $\theta_{IA}$ (GR) 50.2°C/W ## **Operating Ratings** Temperature Range $$\begin{split} T_{\text{MIN}} \leq T_{\text{A}} \leq T_{\text{MAX}} & -40^{\circ}\text{C} \leq T_{\text{A}} \leq +85^{\circ}\text{C} \\ \text{Supply Voltage V}_{\text{DD}}\text{LS} & 2.7\text{V} \leq \text{V}_{\text{DD}}\text{LS} \leq 5.5\text{V} \\ \text{Supply Voltage V}_{\text{DD}}\text{HP} & 2.4\text{V} \leq \text{V}_{\text{DD}}\text{HP} \leq 2.9\text{V} \\ \text{I}^{2}\text{C Voltage (V}_{\text{DD}}\text{I}^{2}\text{C}) & 1.7\text{V} \leq \text{V}_{\text{DD}}\text{I}^{2}\text{C} \leq 5.5\text{V} \\ \text{V}_{\text{DD}}\text{HP} \leq \text{V}_{\text{DD}}\text{LS} \\ \text{V}_{\text{DD}}\text{I}^{2}\text{C} \leq \text{V}_{\text{DD}}\text{LS} \end{split}$$ # Electrical Characteristics $V_{DD}LS = 3.6V$ , $V_{DD}HP = 2.8V$ (Notes 1, 2) The following specifications apply for all programmable gain set to 0 dB, $C_B$ = 4.7 $\mu$ F, $R_{L\,(SP)}$ = 8 $\Omega$ , $R_{L(HP)}$ = 32 $\Omega$ , f = 1 kHz unless otherwise specified. Limits apply for $T_A$ = 25°C. | | | | Conditions | | | LM49100 | | | |------------------|-------------------------|----------------------------------------|------------------------------------------------------|-----------------------------------|------------|-------------------|-------------------|--| | Symbol | Parameter | | | | | Limit<br>(Note 7) | Units<br>(Limits) | | | | | | Modes 1, 3, 5<br>V <sub>IN</sub> = 0V, No Lo | oad | 2.9 | | mA | | | | | $V_{DD}LS = 3.0V$<br>$V_{DD}HP = 2.8V$ | Modes 2, 4, 6<br>V <sub>IN</sub> = 0V, No Lo | oad | 3.4 | | mA | | | | | | Modes 7, 10, 14<br>V <sub>IN</sub> = 0V, No Lo | | 4.8 | | mA | | | | | | Modes 1, 3, 5<br>V <sub>IN</sub> = 0V, No Lo | oad | 2.9 | 4.3 | mA (max) | | | I <sub>DD</sub> | Supply Current | $V_{DD}LS = 3.6V$<br>$V_{DD}HP = 2.8V$ | Modes 2, 4, 6<br>V <sub>IN</sub> = 0V, No Lo | oad | 3.5 | 5.4 | mA (max) | | | | | | Modes 7, 10, 14<br>V <sub>IN</sub> = 0V, No Lo | | 4.8 | 7.4 | mA (max) | | | | | | Modes 1, 3, 5<br>V <sub>IN</sub> = 0V, No Load | | 3.1 | | mA | | | | | $V_{DD}LS = 5.0V$<br>$V_{DD}HP = 2.8V$ | Modes 2, 4, 6<br>V <sub>IN</sub> = 0V, No Load | | 3.6 | | mA | | | | | | Modes 7, 10, 14<br>V <sub>IN</sub> = 0V, No Load | | 5.0 | | mA | | | I <sub>SD</sub> | Shutdown Supply Current | Mode 0 | | | 0.01 | 1 | μA (max) | | | | | V <sub>IN</sub> = 0V, Mode | V <sub>IN</sub> = 0V, Mode 7, Mono | | | 25 | mV (max | | | | | V <sub>IN</sub> = 0V, Mode | V <sub>IN</sub> = 0V, Mode 7, Headphone Gain = -24dB | | | 5.5 | mV | | | V <sub>os</sub> | Output Offset Voltage | V <sub>IN</sub> = 0V, Mode | V <sub>IN</sub> = 0V, Mode 7, Headphone Gain = -18dB | | | | mV (max | | | | | V <sub>IN</sub> = 0V, Mode | V <sub>IN</sub> = 0V, Mode 7, Headphone Gain = -12dB | | | | mV | | | | | V <sub>IN</sub> = 0V, Mode | 7, Headphone ( | Gain = 0dB | 7 | 15 | mV (max | | | P <sub>out</sub> | | | LS<br>f = 1kHz | R <sub>L</sub> = 8Ω<br>1%<br>10% | 425<br>525 | | mW<br>mW | | | | Output Power | $V_{DD}LS = 3.0V$ | HP | R <sub>L</sub> = 16Ω<br>1%<br>10% | 49<br>69 | | mW<br>mW | | | | | | f = 1kHz | R <sub>L</sub> = 32Ω<br>1%<br>10% | 35<br>44 | | mW<br>mW | | | | | | | LM4 | Unite | | | |------------------|--------------------------------------|-------------------|----------------|---------------------------------------------------------------------|---------------------|-------------------|-------------------| | Symbol | Parameter | | Conditions | | Typical<br>(Note 6) | Limit<br>(Note 7) | Units<br>(Limits) | | | | | LS<br>f = 1kHz | R <sub>L</sub> = 8Ω<br>1%<br>10% | 640<br>790 | 600 | mW (min)<br>mW | | P <sub>OUT</sub> | Output Power | $V_{DD}LS = 3.6V$ | HP | R <sub>L</sub> = 16Ω<br>1%<br>10% | 49<br>72 | | mW<br>mW | | | | | f = 1kHz | R <sub>L</sub> = 32Ω<br>1%<br>10% | 50<br>62 | 46 | mW (min)<br>mW | | | | | LS<br>f = 1kHz | R <sub>L</sub> = 8Ω<br>1%<br>10% | 1275<br>1575 | | mW<br>mW | | P <sub>OUT</sub> | Output Power | $V_{DD}LS = 5.0V$ | НР | R <sub>L</sub> = 16Ω<br>1%<br>10% | 49<br>72 | | mW<br>mW | | | | | f = 1kHz | R <sub>L</sub> = 32Ω<br>1%<br>10% | 53<br>62 | | mW<br>mW | | | Total Harmonic Distortion +<br>Noise | $V_{DD}LS = 3.0V$ | f = 1kHz | Loudspeaker;<br>Mode 1, $R_L =$<br>$8\Omega$ , $P_{OUT} =$<br>215mW | 0.05 | | % | | THD+N | | | | Headphone;<br>Mode 4, $R_L$ = $32\Omega$ , $P_{OUT}$ = $25$ mW | 0.02 | | % | | | Total Harmonic Distortion + | | | Loudspeaker;<br>Mode 1, $R_L = 8\Omega$ , $P_{OUT} = 320$ mW | 0.05 | | % | | THD+N | Noise | $V_{DD}LS = 3.6V$ | f = 1kHz | Headphone;<br>Mode 4, $R_L =$<br>$32\Omega$ , $P_{OUT} =$<br>25mW | 0.02 | | % | | TUD. M | Total Harmonic Distortion + | V 10 504 | 5 4111 | Loudspeaker;<br>Mode 1, $R_L = 8\Omega$ , $P_{OUT} = 630$ mW | 0.035 | | % | | 1 H I ) + N | Noise | $V_{DD}LS = 5.0V$ | f = 1kHz | Headphone;<br>Mode 4, $R_L$ = $32\Omega$ , $P_{OUT}$ = $25$ mW | 0.02 | | % | | | | | | | LM4 | Heite | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------|---------------------|---------------------|-------------------|---------------------------------| | Symbol | Parameter | Conditions | | | Typical<br>(Note 6) | Limit<br>(Note 7) | Units<br>(Limits) | | | | | | | Headph | | ļ | | | | | | Mode 2,10 | 12 | | μV | | | | | | Mode 4, 7 | 13 | | μV | | | | A-weighted, 0 o | dB. inputs | Mode 6, 14 | 16 | | μV | | e <sub>N</sub> | Noise | terminated to G | | , | Loudspe | eaker | <u> </u> | | | | referred | | Mode 1 | 14 | | μV | | | | | | Mode 3, 7, 10, 14 | 23 | | μV | | | | | | Mode 5 | 27 | | μV | | T <sub>ON</sub> | Turn-on Time | | | , | 26 | | ms | | T <sub>OFF</sub> | Turn-off Time | | | | 1 | | ms | | | | Maximum gain | setting | | 12.5 | 10<br>15 | $k\Omega$ (min) $k\Omega$ (max) | | Z <sub>IN</sub> | Input Impedance | Maximum attenuation setting | | | 110 | 90<br>130 | kΩ (min)<br>kΩ (max) | | | | Stereo (Left and Right Channels) Input referred maximum attenuation Input referred maximum | | maximum | -54 | -52<br>-56 | dB (min)<br>dB (max) | | A <sub>V</sub> | Volume Control | | | maximum gain | 18 | 17.5<br>18.5 | dB (min)<br>dB (max) | | | | Input referred attenuation | | maximum | -60 | –58<br>–62 | dB (min)<br>dB (max) | | | | MONO | Input referred maximum | | 12 | 11.5<br>12.5 | dB (min)<br>dB (max) | | OMBB | | Headphone Mode 2, f = 217 Hz,<br>$V_{CM} = 1 V_{PP}, R_L = 32\Omega$ | | 64 | | dB | | | CMRR | Common Mode Rejection Ratio | Loudspeaker Mode 1, f = 217 Hz, $V_{CM} = 1 V_{PP}$ , $R_L = 8\Omega$ | | | 58 | | dB | | | | V <sub>RIPPLE</sub> = 200m | Vpp on V <sub>DD</sub> LS | , output referred, | nputs termin | ated to GND | , f = 217Hz | | PSRR | Power Supply Rejection Ratio | LS, Mode 1 | | | 90 | | dB | | FUNN | rower supply nejection ratio | LS, Mode 3, 7, 10, 14 | | | 78 | | dB | | | | LS, Mode 5 | | | 77 | | dB | | PSRR | Power Supply Rejection Ratio | V <sub>RIPPLE</sub> = 200m | Vpp on V <sub>DD</sub> HF | output referred, | inputs termir | nated to GNE | ), f = 217Hz | | | 1 ower cupply rejection ridge | LS, Mode 7, 10 | | | 83 | | dB | | | | V <sub>RIPPLE</sub> = 200m | Vpp on V <sub>DD</sub> LS | , output referred, | nputs termin | ated to GND | , f = 217Hz | | PSRR | Power Supply Rejection Ratio | HP, Mode 2, 10 | ) | | 90 | | dB | | | The Cappi, Hojouton Hatto | HP, Mode 4, 7 | | | 88 | | dB | | | | HP, Mode 6, 14 | | | 87 | | dB | | | | $V_{RIPPLE} = 200m$ | Vpp on V <sub>DD</sub> HF | P, output referred, | inputs termir | nated to GND | ), f = 217Hz | | PSRR | Power Supply Rejection Ratio | HP, Mode 2, 10 | ) | | 83 | | dB | | | The same of sa | HP, Mode 4, 7 | | | 83 | | dB | | | | HP, Mode 6, 14 | | | 80 | | dB | 7 ### **I2C** (Notes 2, 7) The following specifications apply for $V_{DD}$ = 5.0V and 3.3V, $T_A$ = 25°C, 2.2V $\leq$ $V_{DD}$ I<sup>2</sup>C $\leq$ 5.5V, unless otherwise specified. | Symbol | Parameter | Conditions (Note 8) | LN | Л49100 | Units | |-----------------|-------------------------------------|---------------------|---------------------|--------------------------------------|----------| | | | | Typical<br>(Note 6) | Limits<br>(Note 7) | (Limits) | | t <sub>1</sub> | I <sup>2</sup> C Clock Period | | | 2.5 | μs (min) | | t <sub>2</sub> | I <sup>2</sup> C Data Setup Time | | | 100 | ns (min) | | t <sub>3</sub> | I <sup>2</sup> C Data Stable Time | | | 0 | ns (min) | | t <sub>4</sub> | Start Condition Time | | | 100 | ns (min) | | t <sub>5</sub> | Stop Condition Time | | | 100 | ns (min) | | t <sub>6</sub> | I <sup>2</sup> C Data Hold Time | | | 100 | ns (min) | | V <sub>IH</sub> | I <sup>2</sup> C Input Voltage High | | | 0.7xV <sub>DD</sub> I <sup>2</sup> C | V (min) | | V <sub>IL</sub> | I <sup>2</sup> C Input Voltage Low | | | 0.3xV <sub>DD</sub> I <sup>2</sup> C | V (max) | ### **I<sup>2</sup>C** (Notes 2, 7) The following specifications apply for $V_{DD} = 5.0V$ and 3.3V, $T_A = 25^{\circ}C$ , $1.7V \le V_{DD}I^2C \le 2.2V$ , unless otherwise specified. | Symbol | Parameter | Conditions (Note 8) | LN | И49100 | Units | |-----------------|-------------------------------------|---------------------|----------|--------------------------------------|----------| | | | | Typical | Limits | (Limits) | | | | | (Note 6) | (Note 7) | | | t <sub>1</sub> | I <sup>2</sup> C Clock Period | | | 2.5 | μs (min) | | t <sub>2</sub> | I <sup>2</sup> C Data Setup Time | | | 250 | ns (min) | | t <sub>3</sub> | I <sup>2</sup> C Data Stable Time | | | 0 | ns (min) | | t <sub>4</sub> | Start Condition Time | | | 250 | ns (min) | | t <sub>5</sub> | Stop Condition Time | | | 250 | ns (min) | | t <sub>6</sub> | I <sup>2</sup> C Data Hold Time | | | 250 | ns (min) | | V <sub>IH</sub> | I <sup>2</sup> C Input Voltage High | | | 0.7xV <sub>DD</sub> I2C | V (min) | | V <sub>IL</sub> | I <sup>2</sup> C Input Voltage Low | | | 0.3xV <sub>DD</sub> I <sup>2</sup> C | V (max) | Note 1: All voltages are measured with respect to the GND pin unless other wise specified. **Note 2:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance. Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_{JMAX}$ , $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable power dissipation is $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$ or the number given in Absolute Maximum Ratings, whichever is lower. For the LM49100, see power derating currents for more information. Note 4: Human body model, 100 pF discharged through a 1.5k $\!\Omega$ resistor. Note 5: Machine Model, 220pF - 240pF discharged through all pins. Note 6: Typicals are measured at 25°C and represent the parametric norm. Note 7: Limits are guaranteed to National's AOQL (Average Outgoing Quality Level). Note 8: Please refer to Figure 3 (I2C Timing Diagram). # **Typical Performance Characteristics** THD+N vs Frequency $V_{DD}=3.6V,\,R_L=8\Omega,\,P_O=320mW$ BW = 22kHz, LS, Mode 1 300015q1 THD+N vs Frequency $V_{DD}$ = 3V, $R_L$ = $8\Omega$ , $P_O$ = 215mW BW = 22kHz, LS, Mode 1 THD+N vs Frequency $\begin{aligned} &\text{V}_{\text{DD}} = 3.6\text{V}, \, \text{R}_{\text{L}} = 32\Omega, \, \text{P}_{\text{O}} = 25\text{mW} \\ &\text{HP, BW} = 22\text{kHz, Mode 4,7} \end{aligned}$ THD+N vs Frequency $\begin{aligned} &V_{DD}=3V,\,R_L=32\Omega,\,P_O=25mW\\ &BW=22kHz,\,HP,\,Mode\,4,\,7 \end{aligned}$ 300015q2 # THD+N vs Frequency $V_{DD}=5V,\,R_L=8\Omega,\,P_O=630mW$ BW = 22kHz, Loudspeaker, Mode 1 300015p1 # THD+N vs Output Power $R_L = 32\Omega$ , f = 1kHz BW = 22kHz, HP, Mode 4 300015q0 # Output Power vs Supply Voltage $V_{DD}HP = 2.8V, R_L = 8\Omega,$ f = 1kHz, LS THD+N vs Frequency $V_{DD}$ = 5V, $R_L$ = 32 $\Omega$ , $P_O$ = 25mW BW = 22kHz, Headphone, Mode 4,7 300015p2 THD+N vs Output Power $R_L = 8\Omega$ , f = 1kHz BW = 22kHz, LS, Mode 1 300015e7 Output Power vs Supply Voltage $V_{DD}HP=2.8V,\,R_L=32\Omega,$ f = 1kHz, HP LOUDSPEAKER VOLTAGE SUPPLY (V) 300015p8 # Power Dissipation vs Output Power $V_{DD}=3.6V,\,R_L=8\Omega,\,f=1kHz,\,Mode\,1$ 300015p5 # Power Dissipation vs Output Power $\begin{aligned} V_{DD} &= 5V, \ R_L = 8\Omega, \\ f &= 1kHz, \ Mode \ 1 \end{aligned}$ 300015p7 ### Supply Current vs $V_{DD}LS$ $V_{DD}HP = 2.8V$ , Mode 2, 4, 6, No Load 30001565 # Power Dissipation vs Output Power $V_{DD} = 3V, R_L = 8\Omega,$ f = 1kHz, Mode 1 300015p6 #### Supply Current vs $V_{DD}LS$ $V_{DD}HP = 2.8V$ , Mode 1, 3, 5, No Load 30001564 # Supply Current vs $V_{DD}LS$ $V_{DD}HP$ = 2.8V, Mode 7,10, 14, No Load 30001570 # PSRR vs Frequency $\begin{aligned} \mathbf{R_L} &= 32\Omega, \, \mathbf{V_{RIPPLE}} = 200 \text{mV}_{PP} \text{ on V}_{DD} \text{HP} \\ \mathbf{V_{DD}HP} &= 2.8 \text{V}, \, \mathbf{C_B} = 4.7 \mu\text{F}, \, \text{Mode 2, 10, HP} \end{aligned}$ 300015k4 PSRR vs Frequency $\begin{aligned} &\text{R}_{\text{L}} = 32\Omega, \, \text{V}_{\text{RIPPLE}} = 200\text{mV}_{\text{PP}} \text{ on V}_{\text{DD}}\text{HP} \\ &\text{V}_{\text{DD}}\text{HP} = 2.8\text{V}, \, \text{C}_{\text{B}} = 4.7\mu\text{F}, \, \text{Mode 6, HP} \end{aligned}$ $\begin{aligned} & \text{PSRR vs Frequency} \\ & \text{R}_{\text{L}} = 32\Omega, \, \text{V}_{\text{RIPPLE}} = 200 \text{mV}_{\text{PP}} \, \text{on} \, \text{V}_{\text{DD}} \text{LS} \\ & \text{V}_{\text{DD}} \text{LS} = 3.6 \text{V}, \, \text{C}_{\text{B}} = 4.7 \mu \text{F}, \, \text{Mode 4, 7, HP} \end{aligned}$ $\begin{aligned} & \text{PSRR vs Frequency} \\ \text{R}_{\text{L}} = 32\Omega, \text{V}_{\text{RIPPLE}} = 200\text{mV}_{\text{PP}} \text{ on V}_{\text{DD}} \text{HP} \\ \text{V}_{\text{DD}} \text{HP} = 2.8\text{V}, \text{C}_{\text{B}} = 4.7\mu\text{F}, \text{Mode 4, 7, HP} \end{aligned}$ 300015k5 PSRR vs Frequency $\begin{aligned} R_L &= 32\Omega, \ V_{RIPPLE} = 200 mV_{PP} \ on \ V_{DD}LS \\ V_{DD}LS &= 3.6V, \ C_B = 4.7 \mu F, \ Mode \ 2, \ 10, \ HP \end{aligned}$ 30001510 PSRR vs Frequency $\begin{aligned} \text{R}_{\text{L}} &= 32\Omega, \text{ V}_{\text{RIPPLE}} = 200\text{mV}_{\text{PP}} \text{ on V}_{\text{DD}}\text{LS} \\ \text{V}_{\text{DD}}\text{LS} &= 3.6\text{V}, \text{ C}_{\text{B}} = 4.7\mu\text{F}, \text{ Mode 6, 14, HP} \end{aligned}$ 30001512 PSRR vs Frequency $\begin{aligned} \text{R}_{\text{L}} &= 8\Omega, \text{ V}_{\text{RIPPLE}} = 200\text{mV}_{\text{PP}} \text{ on V}_{\text{DD}}\text{HP} \\ \text{V}_{\text{DD}}\text{HP} &= 2.8\text{V}, \text{ C}_{\text{B}} = 4.7 \mu\text{F}, \text{ Mode 7, 10, 14, LS+HP} \end{aligned}$ 300015m3 PSRR vs Frequency $R_{L} = 8\Omega, V_{RIPPLE} = 200 \text{mV}_{PP} \text{ on V}_{DD} \text{LS}$ $V_{DD} \text{LS} = 3.6 \text{V}, C_{B} = 4.7 \mu\text{F}, \text{Mode 7}, 10, 14, \text{LS+HP}$ 300015m0 $\begin{aligned} & \text{PSRR vs Frequency} \\ \text{R}_{\text{L}} = 8\Omega, \, \text{V}_{\text{RIPPLE}} = 200\text{mV}_{\text{PP}} \text{ on V}_{\text{DD}} \text{LS} \\ \text{V}_{\text{DD}} \text{LS} = 3.6\text{V}, \, \text{C}_{\text{B}} = 4.7\mu\text{F}, \, \text{Mode 5, LS} \end{aligned}$ 30001518 PSRR vs Frequency $\begin{aligned} &R_L = 8\Omega, \ V_{RIPPLE} = 200 mV_{PP} \ on \ V_{DD}LS \\ &V_{DD}LS = 3.6V, \ C_B = 4.7 \mu F, \ Mode \ 1, \ LS \end{aligned}$ 30001516 $\begin{aligned} & \text{PSRR vs Frequency} \\ \text{R}_{\text{L}} = 8\Omega, \, \text{V}_{\text{RIPPLE}} = 200\text{mV}_{\text{PP}} \text{ on V}_{\text{DD}} \text{LS} \\ \text{V}_{\text{DD}} \text{LS} = 3.6\text{V}, \, \text{C}_{\text{B}} = 4.7 \mu\text{F}, \, \text{Mode 3, LS} \end{aligned}$ 30001517 Crosstalk vs Frequency P<sub>O</sub> = 12mW, f = 1kHz, Mode 4, HP 30001525 ## **LM49100 Control Tables** ### TABLE 1. I<sup>2</sup>C Control Register Table The LM49100 is controlled through an I2C compatible interface. The I2C chip address is 0xF8 (ADR pin = 0) or 0xFAh (ADDR pin = 1). | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------------------------|----|----|----------------|-----|-----|--------|-------|-------| | Modes Control | 0 | 0 | 1 | 1 | MC3 | MC2 | MC1 | MC0 | | HP Volume (Gain)<br>Control | 0 | 1 | INPUT_MU<br>TE | 0 | 0 | HPR_SD | HPVC1 | HPVC0 | | Mono Volume<br>Control | 1 | 0 | 0 | MV4 | MV3 | MV2 | MV1 | MV0 | | Left Volume (Gain)<br>Control | 1 | 1 | 0 | LV4 | LV3 | LV2 | LV1 | LV0 | | Right Volume (Gain)<br>Control | 1 | 1 | 1 | RV4 | RV3 | RV2 | RV1 | RV0 | #### **TABLE 2. Headphone Attenuation Control** The following bits have added for extra headphone output attenuation: | Gain Select | HPVC1 | HPVC0 | Gain, dB | |-------------|-------|-------|----------| | 0 | 0 | 0 | 0 | | 1 | 0 | 1 | -12 | | 2 | 1 | 0 | -18 | | 3 | 1 | 1 | -24 | ### **TABLE 3. Output Mode Selection** | Output<br>Mode<br>Number | мсз | MC2 | MC1 | МСО | Handsfree Mono Output | Right HP Output | Left HP Output | |--------------------------|-----|-----|-----|-----|---------------------------------------------------------|-----------------------------------------------|-----------------------------------------------| | 0 | 0 | 0 | 0 | 0 | SD | SD | SD | | 1 | 0 | 0 | 0 | 1 | $2 \times G_M \times M$ | SD | SD | | 2 | 0 | 0 | 1 | 0 | SD | $G_{HP} \times (G_M \times M)$ | $G_{HP} \times (G_M \times M)$ | | 3 | 0 | 0 | 1 | 1 | $2 \times (G_L \times L + G_R \times R)$ | SD | SD | | 4 | 0 | 1 | 0 | 0 | SD | $G_{HP} \times (G_R \times R)$ | $G_{HP} \times (G_L \times L)$ | | 5 | 0 | 1 | 0 | 1 | $2 \times (G_L \times L + G_R \times R + G_M \times M)$ | SD | SD | | 6 | 0 | 1 | 1 | 0 | SD | $G_{HP} \times (G_R \times R + G_M \times M)$ | $G_{HP} \times (G_L \times L + G_M \times M)$ | | 7 | 0 | 1 | 1 | 1 | $2 \times (G_L \times L + G_R \times R)$ | $G_{HP} \times (G_R \times R)$ | $G_{HP} \times (G_L \times L)$ | | 10 | 1 | 0 | 1 | 0 | $2 \times (G_L \times L + G_R \times R)$ | $G_{HP} \times (G_M \times M)$ | $G_{HP} \times (G_M \times M)$ | | 14 | 1 | 1 | 1 | 0 | $2 \times (G_L \times L + G_R \times R)$ | $G_{HP} \times (G_R \times R + G_M \times M)$ | $G_{HP} \times (G_L \times L + G_M \times M)$ | $G_L$ — Left channel gain G<sub>R</sub> — Right channel gain G<sub>M</sub> — Mono channel gain G<sub>HP</sub> — Headphone Amplifier gain R — Right input signal L — Left input signal SD — Shutdown M — Mono input signal TABLE 4. Mono/Stereo Left/Stereo Right Input Gain Control | Volume Step | MV4/LV4/RV4 | MV3/LV3/RV3 | MV2/LV2/RV2 | MV1/LV1/RV1 | MV0/LV0/RV0 | R/L Gain, dB | MonoGain,<br>dB | |-------------|-------------|-------------|-------------|-------------|-------------|--------------|-----------------| | 1 | 0 | 0 | 0 | 0 | 0 | -54 | -60 | | 2 | 0 | 0 | 0 | 0 | 1 | -47 | <b>-53</b> | | 3 | 0 | 0 | 0 | 1 | 0 | -40.5 | -46.5 | | 4 | 0 | 0 | 0 | 1 | 1 | -34.5 | -40.5 | | 5 | 0 | 0 | 1 | 0 | 0 | -30.0 | -36 | | 6 | 0 | 0 | 1 | 0 | 1 | -27 | -33 | | 7 | 0 | 0 | 1 | 1 | 0 | -24 | -30 | | 8 | 0 | 0 | 1 | 1 | 1 | -21 | -27 | | 9 | 0 | 1 | 0 | 0 | 0 | -18 | -24 | | 10 | 0 | 1 | 0 | 0 | 1 | -15 | -21 | | 11 | 0 | 1 | 0 | 1 | 0 | -13.5 | -19.5 | | 12 | 0 | 1 | 0 | 1 | 1 | -12 | -18 | | 13 | 0 | 1 | 1 | 0 | 0 | -10.5 | -16.5 | | 14 | 0 | 1 | 1 | 0 | 1 | -9 | <b>–15</b> | | 15 | 0 | 1 | 1 | 1 | 0 | -7.5 | -13.5 | | 16 | 0 | 1 | 1 | 1 | 1 | -6 | -12 | | 17 | 1 | 0 | 0 | 0 | 0 | -4.5 | -10.5 | | 18 | 1 | 0 | 0 | 0 | 1 | -3 | -9 | | 19 | 1 | 0 | 0 | 1 | 0 | -1.5 | -7.5 | | 20 | 1 | 0 | 0 | 1 | 1 | 0 | -6 | | 21 | 1 | 0 | 1 | 0 | 0 | 1.5 | -4.5 | | 22 | 1 | 0 | 1 | 0 | 1 | 3 | -3 | | 23 | 1 | 0 | 1 | 1 | 0 | 4.5 | -1.5 | | 24 | 1 | 0 | 1 | 1 | 1 | 6 | 0 | | 25 | 1 | 1 | 0 | 0 | 0 | 7.5 | 1.5 | | 26 | 1 | 1 | 0 | 0 | 1 | 9 | 3 | | 27 | 1 | 1 | 0 | 1 | 0 | 10.5 | 4.5 | | 28 | 1 | 1 | 0 | 1 | 1 | 12 | 6 | | 29 | 1 | 1 | 1 | 0 | 0 | 13.5 | 7.5 | | 30 | 1 | 1 | 1 | 0 | 1 | 15 | 9 | | 31 | 1 | 1 | 1 | 1 | 0 | 16.5 | 10.5 | | 32 | 1 | 1 | 1 | 1 | 1 | 18 | 12 | ## **Application Information** ### MINIMIZING CLICK AND POP To minimize the audible click and pop heard through a headphone, maximize the input signal through the corresponding volume (gain) control registers and adjust the output amplifier gain accordingly to achieve the user's desired signal gain. For example, setting the output of the headphone amplifier to -24dB and setting the input volume control gain to 24dB will reduce the output offset from 7mV (typical) to 2.2mV (typical). This will reduce the audible click and pop noise significantly while maintaining a 0dB signal gain. #### SIGNAL GROUND NOISE The LM49100 has proprietary suppression circuitry, which provides an additional -50dB (typical) attenuation of the headphone ground noise and its incursion into the headphone. For optimum utilization of this feature the headphone jack ground should connect to the AGND (E3) bump. #### **I2C PIN DESCRIPTION** SDA: This is the serial data input pin. SCL: This is the clock input pin. ADDR: This is the address select input pin. #### I<sup>2</sup>C COMPATIBLE INTERFACE The LM49100 uses a serial bus which conforms to the I<sup>2</sup>C protocol to control the chip's functions with two wires: clock (SCL) and data (SDA). The clock line is uni-directional. The data line is bi-directional (open-collector). The LM49100's I<sup>2</sup>C compatible interface supports standard (100kHz) and fast (400kHz) I<sup>2</sup>C modes. In this discussion, the master is the controlling microcontroller and the slave is the LM49100. The I<sup>2</sup>C address for the LM49100 is determined using the ADDR pin. The LM49100's two possible I<sup>2</sup>C chip addresses are of the form 111110 $X_1$ 0 (binary), where $X_1$ = 0, if ADDR pin is logic LOW; and $X_1$ = 1, if ADDR pin is logic HIGH. If the I²C interface is used to address a number of chips in a system, the LM49100's chip address can be changed to avoid any possible address conflicts. The bus format for the I<sup>2</sup>C interface is shown in Figure 2. The bus format diagram is broken up into six major sections: The "start" signal is generated by lowering the data signal while the clock signal is HIGH. The start signal will alert all devices attached to the I<sup>2</sup>C bus to check the incoming address against their own address. The 8-bit chip address is sent next, most significant bit first. The data is latched in on the rising edge of the clock. Each address bit must be stable while the clock level is HIGH. After the last bit of the address bit is sent, the master releases the data line HIGH (through a pull-up resistor). Then the master sends an acknowledge clock pulse. If the LM49100 has received the address correctly, then it holds the data line LOW during the clock pulse. If the data line is not held LOW during the acknowledge clock pulse, then the master should abort the rest of the data transfer to the LM49100. The 8 bits of data are sent next, most significant bit first. Each data bit should be valid while the clock level is stable HIGH. After the data byte is sent, the master must check for another acknowledge to see if the LM49100 received the data. If the master has more data bytes to send to the LM49100, then the master can repeat the previous two steps until all data bytes have been sent. The "stop" signal ends the transfer. To signal "stop", the data signal goes HIGH while the clock signal is HIGH. The data line should be held HIGH when not in use. ### I<sup>2</sup>C INTERFACE POWER SUPPLY PIN (V<sub>DD</sub>I<sup>2</sup>C) The LM49100's I²C interface is powered up through the $V_{DD}$ I²C pin. The LM49100's I²C interface operates at a voltage level set by the $V_{DD}$ I²C pin which can be set independent to that of the main power supply pin $V_{DD}$ . This is ideal whenever logic levels for the I²C interface are dictated by a microcontroller or microprocessor that is operating at a lower supply voltage than the main battery of a portable system. FIGURE 2. I<sup>2</sup>C Bus Format FIGURE 3. I2C Timing Diagram # PCB LAYOUT AND SUPPLY REGULATION CONSIDERATIONS FOR DRIVING 8Ω LOAD Power dissipated by a load is a function of the voltage swing across the load and the load's impedance. As load impedance decreases, load dissipation becomes increasingly dependent on the interconnect (PCB trace and wire) resistance between the amplifier output pins and the load's connections. Residual trace resistance causes a voltage drop, which results in power dissipated in the trace and not in the load as desired. For example, $0.1\Omega$ trace resistance reduces the output power dissipated by an $8\Omega$ load from 158.3mW to 156.4mW. The problem of decreased load dissipation is exacerbated as load impedance decreases. Therefore, to maintain the highest load dissipation and widest output voltage swing, PCB traces that connect the output pins to a load must be as wide as possible. Poor power supply regulation adversely affects maximum output power. A poorly regulated supply's output voltage decreases with increasing load current. Reduced supply voltage causes decreased headroom, output signal clipping, and reduced output power. Even with tightly regulated supplies, trace resistance creates the same effects as poor supply regulation. Therefore, making the power supply traces as wide as possible helps maintain full output voltage swing. #### **BRIDGE CONFIGURATION EXPLANATION** The LM49100 drives a load, such as a loudspeaker, connected between outputs, LS+ and LS-. This results in both amplifiers producing signals identical in magnitude, but 180° out of phase. Taking advantage of this phase difference, a load is placed between LS- and LS+ and driven differentially (commonly referred to as "bridge mode"). Bridge mode amplifiers are different from single-ended amplifiers that drive loads connected between a single amplifier's output and ground. For a given supply voltage, bridge mode has a distinct advantage over the single-ended configuration: its differential output doubles the voltage swing across the load. Theoretically, this produces four times the output power when compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited and that the output signal is not clipped. Another advantage of the differential bridge output is no net DC voltage across the load. This is accomplished by biasing LS- and LS+ outputs at half-supply. This eliminates the coupling capacitor that single supply, single-ended amplifiers require. Eliminating an output coupling capacitor in a typical single-ended configuration forces a single-supply amplifier's half-supply bias voltage across the load. This increases internal IC power dissipation and may permanently damage loads such as loudspeakers. #### **POWER DISSIPATION** Power dissipation is a major concern when designing a successful single-ended or bridged amplifier. A direct consequence of the increased power delivered to the load by a bridge amplifier is higher internal power dissipation. The LM49100 has a pair of bridged-tied amplifiers driving a handsfree loudspeaker, LS. The maximum internal power dissipation operating in the bridge mode is twice that of a single-ended amplifier. From Equation (1), assuming a 5V power supply and an $8\Omega$ load, the maximum MONO power dissipation is $634 \, \text{mW}$ . $$P_{DMAX-LS} = 4(V_{DD})^2 / (2\pi^2 R_L): Bridge Mode$$ (1) The LM49100 also has a pair of single-ended amplifiers driving stereo headphones, HPR and HPL. The maximum internal power dissipation for HPR and HPL is given by equation (2). Assuming a 2.8V power supply and a 32 $\Omega$ load, the maximum power dissipation for $L_{OUT}$ and $R_{OUT}$ is 49mW, or 99mW total. $$P_{DMAX-HPL} = 4(V_{DD}HP)^2 / (2\pi^2 R_L)$$ : Single-ended Mode (2) The maximum internal power dissipation of the LM49100 occurs when all three amplifiers pairs are simultaneously on; and is given by Equation (3). $$P_{DMAX-TOTAL} = P_{DMAX-BPL} + P_{DMAX-HPR}$$ (3) The maximum power dissipation point given by Equation (3) must not exceed the power dissipation given by Equation (4): $$P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$$ (4) The LM49100's $T_{JMAX}=150^{\circ}C$ . In the GR package, the LM49100's $\theta_{JA}$ is $50.2^{\circ}C/W$ . At any given ambient temperature $T_A$ , use Equation (4) to find the maximum internal power dissipation supported by the IC packaging. Rearranging Equation (4) and substituting $P_{DMAX-TOTAL}$ for $P_{DMAX}$ results in Equation (5). This equation gives the maximum ambient temperature that still allows maximum stereo power dissipation without violating the LM49100's maximum junction temperature. $$T_{A} = T_{JMAX} - P_{DMAX-TOTAL} \theta_{JA}$$ (5) For a typical application with a 5V power supply and an $8\Omega$ load, the maximum ambient temperature that allows maximum mono power dissipation without exceeding the maximum junction temperature is approximately 114°C for the GR package. $$T_{JMAX} = P_{DMAX-TOTAL} \theta_{JA} + T_{A}$$ (6) Equation (6) gives the maximum junction temperature $T_{JMAX}$ . If the result violates the LM49100's 150°C, reduce the maximum junction temperature by reducing the power supply voltage or increasing the load resistance. Further allowance should be made for increased ambient temperatures. The above examples assume that a device is a surface mount part operating around the maximum power dissipation point. Since internal power dissipation is a function of output power, higher ambient temperatures are allowed as output power or duty cycle decreases. If the result of Equation (3) is greater than that of Equation (4), then decrease the supply voltage, increase the load impedance, or reduce the ambient temperature. If these measures are insufficient, a heat sink can be added to reduce $\theta_{\text{JA}}$ . The heat sink can be created using additional copper area around the package, with connections to the ground pin(s), supply pin and amplifier output pins. #### **POWER SUPPLY BYPASSING** As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. Applications that employ a 5V regulator typically use a 1µF in parallel with a 0.1µF filter capacitors to stabilize the regulator's output, reduce noise on the supply line, and improve the supply's transient response. However, their presence does not eliminate the need for a local 4.7µF tantalum bypass capacitor and a parallel 0.1µF ceramic capacitor connected between the LM49100's supply pin and ground. Keep the length of leads and traces that connect capacitors between the LM49100's power supply pin and ground as short as possible. #### **SELECTING EXTERNAL COMPONENTS** #### Input Capacitor Value Selection Amplifying the lowest audio frequencies requires high value input coupling capacitor ( $C_{\rm IN}$ in Figure 1). A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the loudspeakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150Hz. Applications using loudspeakers and headphones with this limited frequency response reap little improvement by using large input capacitor. The internal input resistor ( $R_i$ ), typical 12.5k $\Omega$ , and the input capacitor ( $C_{IN}$ ) produce a high pass filter cutoff frequency that is found using Equation (7). $$f_c = 1 / (2\pi R_i C_{IN})$$ (7) #### **Bypass Capacitor Value Selection** Besides minimizing the input capacitor size, careful consideration should be paid to value of $C_{\rm B}$ , the capacitor connected to the BYPASS pin. Since $C_{\rm B}$ determines how fast the LM49100 settles to quiescent operation, its value is critical when minimizing turn-on pops. Choosing $C_{\rm B}$ equal to 2.2µF along with a small value of $C_{\rm i}$ (in the range of 0.1µF to 0.33µF), produces a click-less and pop-less shutdown function. As discussed above, choosing $C_{\rm IN}$ no larger than necessary for the desired bandwidth helps minimize clicks and pops. $C_{\rm B}$ 's value should be in the range of 4 to 5 times the value of $C_{\rm IN}$ . This ensures that output transients are eliminated when power is first applied or the LM49100 resumes operation after shutdown. ## **Demo Board Schematic** # **Demonstration Board Layout** Signal 1 Layer Signal 2 Layer 300015f1 ## Top Layer **Bottom Layer** CCPUMP2 CCPUMP3 CCPUMP3 551013056-001 Rev. A **Bottom Overlay** 300015e9 # **Revision History** | Rev | Date | Description | |-----|----------|--------------------------------------------------------------| | 1.0 | 06/21/07 | Initial release. | | 1.1 | 06/28/07 | Changed the mktg outline from TLA25XXX to GRA25A. | | 1.2 | 08/09/07 | Replaced some curves. | | 1.3 | 08/13/07 | Changed the f = 1kHz into f = 217Hz (PSRR) in the Electrical | | | | Characteristics table. | | 1.4 | 08/14/07 | Edited Table 1. | | 1.5 | 09/18/07 | Edited the schematic diagram. | # Physical Dimensions inches (millimeters) unless otherwise noted GRA25A (Rev A) Dimensions: $X_1 = X_2 = 3$ mm, $X_3 = 1$ mm GR Package Order Number LM49100GR See NS Package Number GRA25A ### **Notes** THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2007 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560