

# Ultralow Drift, Dual BiFET Op Amp

**AD647** 

**FEATURES** 

Low Offset Voltage Drift Matched Offset Voltage

**Matched Offset Voltage Over Temperature** 

Matched Bias Current

Crosstalk: -124dB at 1kHz

Low Bias Current: 35pA max Warmed Up

Low Offset Voltage: 250µV max Low Input Voltage: 2µV p–p High Open Loop Gain: 108dB Low Quiescent Current: 2.8mA max Low Total Harmonic Distortion Standard Dual Amplifier Pinout

Available in Hermetic Metal Can Package, Hermetic Surface Mount (20-Pin LCC) and Chip Form

MIL-STD-883B Processing Also Available Single Version Available: AD547

#### PRODUCT DESCRIPTION

The AD647 is an ultralow drift, dual JFET amplifier that combines high performance and convenience in a single package.

The AD647 uses the most advanced ion-implantation and laser wafer drift trimming technologies to achieve the highest performance currently available in a dual JFET. Ion-implantation permits the fabrication of matched JFETs on a monolithic bipolar chip. Laser wafer drift trimming trims both the initial offset voltage and its drift with temperature to provide offsets as low as  $100\mu V$  ( $250\mu V$  max) and drifts of  $2.5\mu V/^{\circ}C$  max.

In addition to outstanding individual amplifier performance, the AD647 offers guaranteed and tested matching performance on critical parameters such as offset voltage, offset voltage drift and bias currents.

The high level of performance makes the AD647 especially well suited for high precision instrumentation amplifier applications that previously would have required the costly selection and matching of space wasting single amplifiers.

The AD647 is offered in four performance grades, three commercial (the J, K and L) and one extended (the S). All are supplied in hermetically sealed 8-pin TO-99 packages and are available processed to MIL-STD-883B. The LCC version is also available processed to MIL-STD-883B.

#### PIN CONFIGURATIONS TO-99 (H) Package



LCC (E) Package



#### PRODUCT HIGHLIGHTS

- The AD647 is guaranteed and tested to tight matching specifications to ensure high performance and to eliminate the selection and matching of single devices.
- Laser wafer drift trimming reduces offset voltage and offset voltage drifts to 250μV and 2.5μV/°C max.
- Voltage noise is guraanteed at 4μV p-p max (0.1 to 10Hz) on K, L and S grades.
- 4. Bias current (35pA K, L, S; 75pA J) is specified after five minutes of operation.
- 5. Total supply current is a low 2.8mA max.
- 6. High open loop gain ensures high linearity in precision instrumentation amplifier applications.
- The standard dual amplifier pinout permits the direct substitution of the AD647 for lower performance devices.
- 8. The AD647 is available in chip form.

# AD647 — SPECIFICATIONS (@ $+25^{\circ}$ C and $v_s = \pm 15V$ dc)

|                                                                                                                                                       | AD647J<br>Min Typ Max |                                              |                  | AD647K<br>Min Typ Max |                                              |                | AD647L<br>Min Typ Max |                                              |                   | AD647S<br>Min Typ Max |                                     |                   | Units                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|------------------|-----------------------|----------------------------------------------|----------------|-----------------------|----------------------------------------------|-------------------|-----------------------|-------------------------------------|-------------------|---------------------------------------------|
| Model OPEN LOOP GAIN                                                                                                                                  | Min                   | Тур                                          | Max              |                       |                                              | Max            |                       |                                              | .,,,,,            |                       |                                     |                   | 1/2/                                        |
| $V_O = \pm 10V, R_L \ge 2k\Omega$<br>$T_{min}$ to $T_{max}, R_L = 2k\Omega$                                                                           | 100,000<br>100,000    |                                              |                  | 250,000<br>250,000    |                                              |                | 250,000<br>250,000    |                                              |                   | 250,000<br>100,000    |                                     |                   | V/V<br>V/V                                  |
| OUTPUT CHARACTERISTICS Voltage @ $R_L = 2k\Omega$ , $T_{min}$ to $T_{max}$ Voltage @ $R_L = 10k\Omega$ , $T_{min}$ to $T_{max}$ Short Circuit Current | ±10<br>±12            | ± 12<br>± 13<br>25                           |                  | ±10<br>±12            | ± 12<br>± 13<br>25                           |                | ±10<br>±12            | ± 12<br>± 13<br>25                           |                   | ± 10<br>± 12          | ± 12<br>± 13<br>25                  |                   | V<br>V<br>mA                                |
| FREQUENCY RESPONSE Unity Gain Small Signal Full Power Response Slew Rate, Unity Gain                                                                  | 2.0                   | 1.0<br>50<br>3.0                             |                  | 2.0                   | 1.0<br>50<br>3.0                             |                | 2.0                   | 1.0<br>50<br>3.0                             |                   | 2.0                   | 1.0<br>50<br>3.0                    |                   | MHz<br>kHz<br>V/µs                          |
| INPUT OFFSET VOLTAGE <sup>1</sup> Initial Offset Input Offset Voltage vs. Temp. Input Offset Voltage vs. Supply,                                      |                       |                                              | 1.0<br>10<br>200 |                       |                                              | 0.5<br>5       |                       |                                              | 0.25<br>2.5       |                       |                                     | 0.5<br>5.0<br>100 | mV<br>μV/°C<br>μV/V                         |
| T <sub>min</sub> to T <sub>max</sub> INPUT BIAS CURRENT <sup>2</sup> Either Input Offset Current                                                      |                       | 10<br>5                                      | 75               |                       | 10<br>2                                      | 35             |                       | 10<br>2                                      | 35                |                       | 10<br>2                             | 35                | pA<br>pA                                    |
| MATCHING CHARACTERISTICS <sup>3</sup> Input Offset Voltage Input Offset Voltage T <sub>min</sub> to T <sub>max</sub> Input Bias Current Crosstalk     |                       | - 124                                        | 1.0<br>10<br>35  |                       | - 124                                        | 0.5<br>5<br>25 |                       | 124                                          | 0.25<br>2.5<br>25 |                       | - 124                               | 0.5<br>10.0<br>25 | mV<br>μV/°C<br>pA<br>dB                     |
| INPUT IMPEDANCE Differential Common Mode                                                                                                              |                       | 10 <sup>12</sup>   6<br>10 <sup>12</sup>   6 |                  |                       | 10 <sup>12</sup>   6<br>10 <sup>12</sup>   6 |                |                       | 10 <sup>12</sup>   6<br>10 <sup>12</sup>   6 |                   |                       | $\frac{10^{12} \  6}{10^{12} \  6}$ |                   | MΩ  pF<br>MΩ  pF                            |
| INPUT VOLTAGE RANGE<br>Differential <sup>4</sup><br>Common Mode<br>Common-Mode Rejection                                                              | ± 10<br>76            | ± 20<br>± 12                                 |                  | ± 10<br>80            | ± 20<br>± 12                                 |                | ± 10<br>80            | ± 20<br>± 12                                 |                   | ±10<br>80             | ± 20<br>± 12                        |                   | V<br>V<br>dB                                |
| INPUT NOISE  Voltage 0.1Hz to 10Hz f = 10Hz f = 100Hz f = 1kHz f = 10kHz                                                                              |                       | 2<br>70<br>45<br>30<br>25                    |                  |                       | 70<br>45<br>30<br>25                         | 4              |                       | 70<br>45<br>30<br>25                         | 4                 |                       | 70<br>45<br>30<br>25                | 4                 | μV p-p<br>nV/√H:<br>nV/√H<br>nV/√H<br>nV/√H |
| POWER SUPPLY Rated Performance Operating Quiescent Current                                                                                            | ±5                    | ± 15                                         | ± 18<br>2.8      | ±5                    | ± 15                                         | ± 18<br>2.8    | ± 5                   | ± 15                                         | ± 18<br>2.8       | ±5                    | ± 15                                | ±18<br>2.8        | V<br>V<br>mA                                |
| TEMPERATURE RANGE Operating, Rated Performance Storage                                                                                                | 0<br>-65              |                                              | + 70<br>+ 150    | 0<br>- 65             |                                              | + 70<br>+ 150  | 0<br>- 65             |                                              | +70<br>+150       | - 55<br>- 65          |                                     | + 125<br>+ 150    | °C                                          |
| PACKAGE OPTIONS <sup>5</sup><br>TO-99 Style (H-08B)<br>LCC (E-20A)<br>Chips                                                                           |                       | AD647JC                                      |                  |                       | AD647K                                       | н              |                       | AD647L                                       | н                 | AD64                  | AD647SI<br>7SE, AD64<br>AD647SC     | 7SE/883B          |                                             |

### METALIZATION PHOTOGRAPH

Contact factory for latest dimensions. Dimensions shown in inches and (mm).



NOTES

Input Offset Voltage specifications are guaranteed after 5 minutes of operation at  $T_A = +25^{\circ}\text{C}$ .

Phase Current specifications are guaranteed at maximum at either input after 5 minutes of operation at  $T_A = +25^{\circ}\text{C}$ . For higher temperatures, the current doubles every 10°C.

Matching is defined as the difference between parameters of the two amplifiers.

Polefined as the maximum safe voltage between inputs, such that neither exceeds  $\pm$  10V from ground.

For outline information see Package Information section.

Specifications subject to change without notice. Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units.

## Typical Characteristics—AD647



Figure 1. Input Voltage Range vs. Supply Voltage



Figure 4. Quiescent Current vs. Supply Voltage



Figure 7. Input Bias Current vs. CMV



Figure 10. Open Loop Frequency Response



Figure 2. Output Voltage Swing vs. Supply Voltage



Figure 5. Input Bias Current vs. Power Supply Voltage



Figure 8. Change in Offset Voltage vs. Warm-Up Time



Figure 11. Open Loop Voltage Gain vs. Supply Voltage



Figure 3. Output Voltage Swing vs. Load Resistance



Figure 6. Input Bias Current vs. Temperature



Figure 9. Open Loop Gain vs. Temperature



Figure 12. Power Supply Rejection vs. Frequency

## **AD647**



Figure 13. Common-Mode Rejection Ratio vs. Frequency



Figure 14. Large Signal Frequency Response



Figure 15. Output Settling Time vs. Output Swing and Error (Circuit of Figure 23)



Figure 16. Total Harmonic Distortion vs. Frequency



Figure 17. Input Noise Voltage Spectral Density



Figure 18. Total RMS Noise vs. Source Impedance



a. Unity Gain Follower



b. Follower with Gain = 10



Figure 20. Crosstalk Test Circuit



Figure 21a. Unity Gain Follower Pulse Response (Large Signal)



Figure 21b. Unity Gain Follower Pulse Response (Small Signal)



Figure 22b. Unity Gain Inverter Pulse Response (Large Signal)



Figure 21c. Unity Gain Follower



Figure 22c. Unity Gain Inverter Pulse Response (Small Signal)

#### Figure 22a. Unity Gain Inverter

## Applications—AD647

#### APPLICATION NOTES

The AD647 is fully specified under actual operating conditions to insure high performance in any application, but there are some steps that will improve on even this high level of performance.

The bias current of a JFET amplifier doubles with every 10°C increase in junction temperature. Any heat source that can be eliminated or minimized will significantly improve bias current performance. To account for normal power dissipation, the largest contributor to chip self-heating, the bias currents of the AD647 are guaranteed fully warmed up with ±15V supplies. A decrease in supply voltage will decrease power consumption, resulting in a corresponding drop in bias currents.

Open loop gain and bias currents, to some extent, are affected by output loading. In applications where high linearity is essential, load impedance should be kept as high as possible to minimize degradation of open loop gain.

The outstanding ac and dc performance of the AD647 make it an ideal choice for critical instrumentation applications. In such applications, leakage paths, line losses and external noise sources should be considered in the layout of printed circuit boards. A guard ring surrounding the inputs and connected to a low impedance potential (at the same level as the inputs) should be placed on both sides of the circuit board. This will eliminate leakage paths that could degrade bias current performance. All signal paths should be shielded to minimize noise pick-up.



Figure 23. AD647 Used as DAC Output Amplifier

#### A CMOS DAC AMPLIFIER

The output impedance of a CMOS DAC, such as the AD7541, varies with digital input code. This causes a corresponding variation in the noise gain of the DAC-amplifier combination. This noise gain modulation introduces a nonlinearity whose magnitude is dependent on the amount of offset voltage present.

Laser wafer drift trimming lowers the initial offset voltage and the offset voltage drift of the AD647, therefore minimizing the effect of this nonlinearity and its drift with temperature. This, in conjunction with the low bias current and high open loop gain, makes the AD647 ideal for DAC output amplifier applications.

#### THE AD647 USED WITH THE AD7546

Figure 24 shows the AD647 used with the AD7546 16-bit segment DAC. In this application, amplifier performance is critical to the overall performance of the AD7546. A1 is used as a dual precision buffer. Here the offset voltage match, low offset voltage and high open loop gain of the AD647 ensure monotonicity and high linearity over the entire operating temperature range. A2 serves a dual function: amplifier A is a Track and Hold circuit that deglitches the DAC output and amplifier B acts as an output amplifier. The performance of the amplifiers of A2 is crucial to the accuracy of the system. The errors of these amplifiers are added to the errors due strictly to DAC imperfections. For this reason great care should be used in the selection of these amplifiers. The matching characteristics, low bias current and low temperature coefficients of the AD647 make it ideal for this application.



Figure 24. AD647 Used with AD7546 16-Bit DAC

## **AD647**

### USING THE AD647 IN LOG AMPLIFIER APPLICATIONS

Log amplifiers or log ratio amplifiers are useful in a wide range of analog computational applications, ranging from the simple linearization of exponential transducer outputs to the use of logarithms in computations involving multi-term products or arbitrary exponents. Log amps also facilitate the compression of wide ranging analog input signals into a range that can be easily handled using standard circuit techniques.

The picoamp level input current and low offset voltage of the AD647 make it suitable for wide dynamic range log amplifiers. Figure 27 is a schematic of a log ratio circuit employing the AD647 that can achieve less than 1% conformance error over 5 decades of current input, 1nA to 100µA. For voltage inputs, the dynamic range is typically 50mV to 10V for 1% error, limited on the low end by the amplifiers' input offset voltage.



Figure 25. Log-Ratio Amplifier

The conversion between current (or voltage) input and log output is accomplished by the base-emitter junctions of the dual transistor Q1. Assuming Q1 has  $\beta$ >100, which is the case for the specified transistor, the base-emitter voltage on side 1 is to a close approximation:

$$V_{REA} = kT/q \ln I_1/I_{S1}$$

This circuit is arranged to take the difference of the  $V_{BE}$ 's of Q1A and Q1B, thus producing an output voltage proportional to the log of the *ratio* of the inputs:

$$\begin{split} &V_{OUT} = -K \left( V_{BE~A} - V_{BE~B} \right) = -\frac{KkT}{q} \left( \ln I_1 / I_{S1} - \ln I_2 / I_{S2} \right) \\ &V_{OUT} = -K kT / q \ln I_1 / I_2 \end{split}$$

The scaling constant, K is set by R1 and  $R_{TC}$  to about 16, to produce a 1V change in output voltage per decade difference in input signals.  $R_{TC}$  is a special resistor with a +3500ppm/°C temperature coefficient, which makes K inversely proportional to temperature, compensating for the "T" in kT/q. The logratio transfer characteristic is therefore independent of temperature.

This particular log ratio circuit is free from the dynamic problems that plague many other log circuits. The -3dB bandwidth is 50kHz over the top 3 decades, 100nA to  $100\mu A$ , and decreases smoothly at lower input levels. This circuit needs no additional frequency compensation for stable operation from input current sources, such as photodiodes, which may have

100pF of shunt capacitance. For larger input capacitances a 20pF integration capacitor around each amplifier will provide a smoother frequency response.

This log ratio amplifier can be readily adjusted for optimum accuracy by following this simple procedure. First, apply V1 = V2 = -10.00V and adjust "Balance" for V<sub>OUT</sub> = 0.00V. Next apply V1 = -10.00V, V2 = -1.00V and adjust gain for V<sub>OUT</sub> = +1.00V. Repeat this procedure until gain and balance readings are within 2mV of ideal values.

#### **ACTIVE FILTERS**

In active low pass filtering applications the dc accuracy of the amplifiers used is critical to the performance of the filter circuits. DC error sources such as offset voltage and bias currents represent the largest individual contributors to output error. Offset voltages will be passed by the filtering network and may, depending on the design of the filter circuit, be amplified and generate unacceptable output offset voltages. In filter circuits for low frequency ranges large value resistors are used to generate the low pass filter function. Input bias currents passing through these resistors will generate an additional offset voltage that will also be passed to the output of the filter.

The use of the AD647 will minimize these error sources and, therefore, maximize filter accuracy. The wide variety of performance levels of the AD647 allows for just the amount of accuracy required for any given application.

### AD647 AS AN INSTRUMENTATION AMPLIFIER

The circuit shown in Figure 26 uses the AD647 to construct an ultra high precision instrumentation amplifier. In this type of application the matching characteristics of a monolithic dual amplifier are crucial to ensure high performance.



Figure 26. Precision FET Input Instrumentation Amplifier

The use of an AD647L as the input amplifier A1, guarantees maximum offset voltage of  $250\mu V$ , drift of  $2.5\mu V$ /°C and bias currents of 35pA. A2 serves two less critical functions in the amplifier and, therefore can be an AD647J. Amplifier A is an active data guard which increases ac CMRR and minimizes extraneous signal pickup and leakage. Amplifier B is the output amplifier of the instrumentation amplifier. To attain the precision available from this configuration, a great deal of care should be taken when selecting the external components. CMRR will depend on the matching of resistors R1, R2, R3, and R4. The gain drift performance of this circuit will be affected by the matching TC of the resistors used.