SCBS196A - FEBRUARY 1991 - REVISED JULY 1994 - State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - Typical V<sub>OLP</sub> (Output Ground Bounce) 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>) - Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK), and Plastic (NT) and Ceramic (JT) DIPs #### description The 'ABT841 10-bit latches are designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The ten latches are transparent D-type latches. The device has noninverting data (D) inputs and provides true data at its outputs. A buffered output-enable $(\overline{OE})$ input can be used to place the ten outputs in either a normal logic state (high or low levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. SN54ABT841 . . . JT PACKAGE SN74ABT841 . . . DB, DW, OR NT PACKAGE (TOP VIEW) SN54ABT841 . . . FK PACKAGE (TOP VIEW) NC - No internal connection OE does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74ABT841 is available in TI's shrink small-outline package (DB), which provides the same I/O pin count and functionality of standard small-outline packages in less than half the printed-circuit-board area. The SN54ABT841 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74ABT841 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. EPIC-IIB is a trademark of Texas Instruments Incorporated #### **FUNCTION TABLE** | | INPUTS | OUTPUT | | |----|--------|--------|----------------| | OE | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | Q <sub>0</sub> | | Н | Χ | Χ | Z | ## logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### logic diagram (positive logic) Pin numbers shown are for the DB, DW, JT, and NT packages. SCBS196A - FEBRUARY 1991 - REVISED JULY 1994 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> –0.5 V | to 7 V | |----------------------------------------------------------------------------------------------------|---------| | Input voltage range, V <sub>I</sub> (see Note 1) | to 7 V | | Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> −0.5 V to | o 5.5 V | | Current into any output in the low state, IO: SN54ABT841 | 96 mA | | SN74ABT841 | 28 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) – | -18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | 50 mA | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 2): DB package | 0.65 W | | DW package | 1.7 W | | NT package | 1.3 W | | Storage temperature range | 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. #### recommended operating conditions (see Note 3) | | | SN54ABT841 | | SN74A | BT841 | LINUT | |---------------------|------------------------------------|------------|-----|-------|-------|-------| | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | 2 | 3 | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | VI | Input voltage | 0 | Vcc | 0 | VCC | V | | loH | High-level output current | 4 | -24 | | -32 | mA | | loL | Low-level output current | 2 | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | 5 | | 5 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | 200 | | 200 | | μs/V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 3: Unused or floating inputs must be held high or low. <sup>2.</sup> The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the NT package, which has a trace length of zero. For more information, refer to the *Package Thermal Considerations* application note in the 1994 *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002B. ### SN54ABT841, SN74ABT841 10-BIT BUS-INTERFACE D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS196A - FEBRUARY 1991 - REVISED JULY 1994 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DARAMETER | TEST CONDITIONS | | | Т | A = 25°C | ; | SN54ABT841 | | SN74ABT841 | | UNIT | | |------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------|-------|----------|------|------------|-----|------------|-----|------|------| | PARAMETER | 1551 | CONDITION | 15 | Ī | MIN | TYP† | MAX | MIN | MAX | MIN | MAX | UNII | | VIK | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | | -1.2 | | -1.2 | | -1.2 | V | | | $V_{CC} = 4.5 \text{ V}, \qquad I_{OH} = -3 \text{ mA}$ | | | | 2.5 | | | 2.5 | | 2.5 | | | | \/a | $V_{CC} = 5 \text{ V}, \qquad I_{OH} = -3 \text{ mA}$ | | | 3 | | | 3 | | 3 | | V | | | VOH | V <sub>CC</sub> = 4.5 V | $I_{OH} = -24$ | mA | | 2 | | | 2 | | | | v | | | VCC = 4.5 V | $I_{OH} = -32$ | mA | | 2* | | | | | 2 | | | | VOL | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 48 m | A | | | | 0.55 | | 0.55 | | | V | | VOL | VCC = 4.5 V | I <sub>OL</sub> = 64 m | I <sub>OL</sub> = 64 mA | | | | 0.55* | | | | 0.55 | V | | lį | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$ | AI = ACC o | r GND | | | | ±1 | | ±1 | | ±1 | μΑ | | lozpu | $V_{CC} = 0 \text{ to } 2.1 \text{ V},$ | $V_O = 0.5 \text{ to } 2.7 \text{ V}, \overline{OE} = X$ | | | | ±50 | | ±50 | | ±50 | μΑ | | | lozpd | $V_{CC} = 2.1 \text{ V to } 0,$ | $V_O = 0.5 \text{ to } 2.7 \text{ V}, \overline{OE} = X$ | | | | ±50 | | ±50 | | ±50 | μΑ | | | lozh | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$ | $C_{CC} = 2.1 \text{ V to } 5.5 \text{ V}, V_O = 2.7 \text{ V}, \qquad \overline{OE} \ge 2 \text{ V}$ | | ≥ 2 V | | | 10 | | 10 | | 10 | μΑ | | lozL | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$ | $V_0 = 0.5 V_1$ | OE | ≥ 2 V | | | -10 | Ć, | -10 | | -10 | μΑ | | l <sub>off</sub> | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4$ | 4.5 V | | | | ±100 | 200 | | | ±100 | μΑ | | ICEX | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V | | Outputs hig | jh | | | 50 | PAG | 50 | | 50 | μΑ | | IO <sup>‡</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.5 V | | | -50 | -140 | -180 | -50 | -180 | -50 | -180 | mA | | | V <sub>CC</sub> = 5.5 V, | | Outputs hig | jh | | 1 | 250 | | 250 | | 250 | μΑ | | ICC | $V_O = 0$ ,<br>$V_I = V_{CC}$ or GND | | Outputs lov | v | | 24 | 43§ | | 43§ | | 43§ | mA | | | | | Outputs dis | abled | | 0.5 | 250 | | 250 | | 250 | μΑ | | | V <sub>CC</sub> = 5.5 V, | | Outputs en | abled | | | 1.5 | | 1.5 | | 1.5 | mA | | ΔICC¶ | One input at 3.4 V | | Outputs dis | abled | | | 250 | | 250 | | 250 | μΑ | | | Other inputs at V <sub>CC</sub> or GND | | Control inp | uts | | | 1.5 | | 1.5 | | 1.5 | mA | | C <sub>i</sub> | $V_{ } = 2.5 \text{ V or } 0.5 \text{ V}$ | | | | | 4 | | | | | | pF | | Co | $V_0 = 2.5 \text{ V or } 0.5 \text{ V}$ | | | | | 7 | | | | | | pF | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter does not apply. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | | | $V_{CC} = 5 V$ ,<br>$T_A = 25^{\circ}C$ | | SN54ABT841 | | SN74ABT841 | | | |-----------------|--------------------------------|------|-----|-----------------------------------------|-----|------------|-----|------------|-----|--| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | t <sub>W</sub> | Pulse duration, LE high or low | | 3.3 | | 3.3 | 3/2 | 3.3 | | ns | | | | Setup time, data before LE↓ | High | 2.5 | | 2.5 | ζ' | 2.5 | | ns | | | t <sub>su</sub> | Setup time, data before EE | Low | 1.5 | | 1.5 | | 1.5 | | 115 | | | 4. | Hold time, data after LE↓ | High | 1.5 | | 1.5 | | 1.5 | | | | | th | Hold tille, data after LEV | Low | 1 | | Q 1 | | 1 | · | ns | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>§</sup> This data sheet limit may vary among suppliers. This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. SCBS196A - FEBRUARY 1991 - REVISED JULY 1994 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54ABT841 | | SN74ABT841 | | UNIT | |------------------|-----------------|----------------|-------------------------------------------------|-----|------|------------|-----|------------|------|------| | | (INPOT) | (OUTPUT) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | D | Q | 1† | 4.1 | 5.5 | 1† | 6.8 | 1† | 6.7† | ns | | tPHL | Б | Q | 1.5† | 4 | 5.5 | 1.5† | 6.3 | 1.5† | 6.2 | 115 | | <sup>t</sup> PLH | LE | Q | 1.6† | 4.1 | 6.6† | 1.6† | 7.4 | 1.6† | 7.2† | 20 | | t <sub>PHL</sub> | LL | | 2† | 4.6 | 6.2 | 2† < | 6.8 | 2† | 6.7 | ns | | <sup>t</sup> PZH | ŌĒ | Q | 1 | 3 | 4.9† | (1) | 5.8 | 1 | 5.7† | 20 | | tpzL | OE | α | 2.2 | 4.1 | 5.7 | 2.2 | 6.5 | 2.2 | 6.4† | ns | | <sup>t</sup> PHZ | ŌĒ | 0 | 2† | 4.7 | 6.2 | 2† | 7.2 | 2† | 7.1 | 20 | | tPLZ | OE . | Q | 1.5† | 4.6 | 6.1 | 1.5† | 6.6 | 1.5† | 6.5 | ns | <sup>†</sup> This data sheet limit may vary among suppliers. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2.5$ ns. $t_f \leq 2.5$ ns. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### PACKAGE OPTION ADDENDUM www.ti.com 15-Oct-2009 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------| | 5962-9676901Q3A | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | 5962-9676901QKA | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type | | 5962-9676901QLA | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | | SN74ABT841DBLE | OBSOLETE | SSOP | DB | 24 | | TBD | Call TI | Call TI | | SN74ABT841DW | OBSOLETE | SOIC | DW | 24 | | TBD | Call TI | Call TI | | SN74ABT841DWR | OBSOLETE | SOIC | DW | 24 | | TBD | Call TI | Call TI | | SN74ABT841NT | OBSOLETE | PDIP | NT | 24 | | TBD | Call TI | Call TI | | SNJ54ABT841FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | SNJ54ABT841JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | | SNJ54ABT841W | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### DB (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** #### **LEADLESS CERAMIC CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 ## NT (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE 24 PINS SHOWN NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice. The 28 pin end lead shoulder width is a vendor option, either half or full width. ## DW (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### W (R-GDFP-F24) #### **CERAMIC DUAL FLATPACK** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Falls within MIL-STD-1835 GDFP2-F24 and JEDEC MO-070AD - E. Index point is provided on cap for terminal identification only. #### JT (R-GDIP-T\*\*) #### 24 LEADS SHOWN #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated